HEX
Server: Apache
System: Linux server2.voipitup.com.au 4.18.0-553.109.1.lve.el8.x86_64 #1 SMP Thu Mar 5 20:23:46 UTC 2026 x86_64
User: posscale (1027)
PHP: 8.2.30
Disabled: exec,passthru,shell_exec,system
Upload Files
File: //proc/self/root/lib/firmware/qcom/glymur/adsp_dtb.mbn
ELF(��44 �����pp�88�
����8k(2�j�qcom,glymurqcom,glymur board-id ,default_process-glymur-1.0-adsp6�soc @�ipcc 
qcom,ipccipcc@3e02000qcom,ipcc-protocolH�LSMPROCany�D�!":;<-.78@�ipcc@3e40000qcom,ipcc-protocolH�LSCOMPUTE_L0anN� 0�	!"
-.@�ipcc@3e80000qcom,ipcc-protocolH�LSCOMPUTE_L1an�� 0�	!"
-.@�ipcc@3ec0000qcom,ipcc-protocolH�LSPERIPHan�� D�
!",-.78@�ipcc_legacy@6888004H�@�ipcc_legacy_sdcqcom,ipcc-legacy��Ln89:;� �@timetick timer@68a2000qcom,timetickH� �SystemTimer�$���@�timer@68a3000qcom,timetickH�0�WakeUpTimer�$���@�pinctrl@f100000!qcom,glymur-pinctrlqcom,pinctrlH������n>OVBu�$}P4summarydirectconn0directconn1directconn2directconn3directconn4directconn5DWGPIOINTADSP@�qup0_se0_l0h@�qup0_se0_l1h@�qup0_se0_l2h@�qup0_se0_l3h@�qup0_se1_l0h@�qup0_se1_l1h@�qup0_se1_l2h@�qup0_se1_l3h@�qup0_se2_l0h@�qup0_se2_l1h	@�qup0_se2_l2h
@�qup0_se2_l3h@�qup0_se2_l4h@�qup0_se2_l5h@�qup0_se2_l6h@�qup0_se3_l0h@�qup0_se3_l1h
@�qup0_se3_l2h@�qup0_se3_l3h@�qup0_se3_l4h@�qup0_se3_l5h@�qup0_se3_l6h@�qup0_se4_l0h@�qup0_se4_l1h@�qup0_se4_l2h@�qup0_se4_l3h@�qup0_se5_l0h@�qup0_se5_l1h@�qup0_se5_l2h@�qup0_se5_l3h@�qup0_se6_l0h@�qup0_se6_l1h@�qup0_se6_l2h@�qup0_se6_l3h@�qup0_se7_l0h@�qup0_se7_l1h@�qup0_se7_l2h@�qup0_se7_l3h
@�qup1_se0_l0h @�qup1_se0_l1h!@�qup1_se0_l2h"@�qup1_se0_l3h#@�qup1_se1_l0h$@�qup1_se1_l1h%@�qup1_se1_l2h&@�qup1_se1_l3h'@�qup1_se2_l0h(@�qup1_se2_l1h)@�qup1_se2_l2h*@�qup1_se2_l3h+@�qup1_se2_l4h1@�qup1_se2_l5h2@�qup1_se2_l6h3@�qup1_se3_l0h,@�qup1_se3_l1h-@�qup1_se3_l2h.@�qup1_se3_l3h/@�qup1_se3_l4h!@�qup1_se3_l5h"@�qup1_se3_l6h#@�qup1_se4_l0h0@�qup1_se4_l1h1@�qup1_se4_l2h2@�qup1_se4_l3h3@�qup1_se5_l0h4@�qup1_se5_l1h5@�qup1_se5_l2h6@�qup1_se5_l3h7@�qup1_se6_l0h8@�qup1_se6_l1h9@�qup1_se6_l2h:@�qup1_se6_l3h;@�qup1_se7_l0h6@�qup1_se7_l1h7@�qup1_se7_l2h4@�qup1_se7_l3h5@�qup2_se0_l0h@@�qup2_se0_l1hA@�qup2_se0_l2hB@�qup2_se0_l3hC@�qup2_se1_l0hD@�qup2_se1_l1hE@�qup2_se1_l2hF@�qup2_se1_l3hG@�qup2_se2_l0hH@�qup2_se2_l1hI@�qup2_se2_l2hJ@�qup2_se2_l3hK@�qup2_se2_l4hQ@�qup2_se2_l5hR@�qup2_se2_l6hS@�qup2_se3_l0hL@�qup2_se3_l1hM@�qup2_se3_l2hN@�qup2_se3_l3hO@�qup2_se3_l4hA@�qup2_se3_l5hB@�qup2_se3_l6hC@�qup2_se4_l0hP@�qup2_se4_l1hQ@�qup2_se4_l2hR@�qup2_se4_l3hS@�qup2_se5_l0hT@�qup2_se5_l1hU@�qup2_se5_l2hV@�qup2_se5_l3hW@�qup2_se6_l0hX@�qup2_se6_l1hY@qup2_se6_l2hZ@qup2_se6_l3h[@qup2_se7_l0hP@qup2_se7_l1hQ@qup2_se7_l2hR@qup2_se7_l3hS@qup3_se0_l0h�@qup3_se0_l1h�@qup3_se0_l2h@	qup3_se0_l3h�@
qup3_se0_l4h�@qup3_se0_l5h�@qup3_se0_l6h�@
qup3_se0_l7h�@qup3_se1_l0h(@qup3_se1_l1h)@qup3_se1_l2h*@qup3_se1_l3h+@qup3_se1_l4h1@qup3_se1_l5h2@qup3_se1_l6h3@qup3_se1_l7h0@GPIO_config_activel@�GPIO_config_idlel@�GPIO_config_sleepl @�GPIO_config_wakel
@�pinctrl@7760000!qcom,glymur-pinctrlqcom,pinctrlHv���sl�EEEEEEEEEEEEEEEEEEEEEEEEEEE@slimbus_clkh@slimbus_datah@slimbus_default_gpio_cfgl�!�!@�pinctrl@75C0000!qcom,glymur-pinctrlqcom,pinctrlH\�-�����aaEEQQEEaaEEEEIEQQEEEEEEEEEEEEEEEEEEEEQQEEEEE@ssc_gpio_10_clkh
@ssc_gpio_11_clkh@ssc_gpio_12_clkh@ssc_gpio_13_clkh
@ssc_gpio_18_clkh@ssc_gpio_19_clkh@ssc_gpio_24_clkh@ssc_gpio_25_clkh@ssc_gpio_26_clk_reservedh@ ssc_gpio_27_clk_reservedh@!ssc_gpio_28_clk_reservedh@"ssc_gpio_29_clk_reservedh@#ssc_gpio_30_clk_reservedh@$ssc_gpio_31_clk_reservedh@%ssc_gpio_34_clk_reservedh"@&ssc_gpio_35_clk_reservedh#@'ssc_gpio_6_clkh@(ssc_gpio_7_clkh@)ssc_qupv3_se0_0h@ssc_qupv3_se0_1h@ssc_qupv3_se10_0h@!ssc_qupv3_se10_1h@"ssc_qupv3_se10_2h@#ssc_qupv3_se10_3h@$ssc_qupv3_se11_0_reservedh@*ssc_qupv3_se11_1_reservedh@+ssc_qupv3_se11_2_reservedh@,ssc_qupv3_se11_3_reservedh@-ssc_qupv3_se12_0_reservedh@.ssc_qupv3_se12_1_reservedh@/ssc_qupv3_se13_0_reservedh @0ssc_qupv3_se13_1_reservedh!@1ssc_qupv3_se13_2_reservedh"@2ssc_qupv3_se13_3_reservedh#@3ssc_qupv3_se14_0_reservedh$@4ssc_qupv3_se14_1_reservedh%@5ssc_qupv3_se1_0h@ssc_qupv3_se1_1h@ssc_qupv3_se1_2_reservedh@6ssc_qupv3_se1_3_reservedh@7ssc_qupv3_se2_0h@	ssc_qupv3_se2_1h@
ssc_qupv3_se2_2h@ssc_qupv3_se2_3h@ssc_qupv3_se2_4h@8ssc_qupv3_se2_5h	@9ssc_qupv3_se3_0h@
ssc_qupv3_se3_1h	@ssc_qupv3_se4_0h
@ssc_qupv3_se4_1h@ssc_qupv3_se4_2h@ssc_qupv3_se4_3h
@ssc_qupv3_se4_4h@:ssc_qupv3_se4_5h@;ssc_qupv3_se5_0h@ssc_qupv3_se5_1h@ssc_qupv3_se5_2h@ssc_qupv3_se5_3h@ssc_qupv3_se6_0h@ssc_qupv3_se6_1h@ssc_qupv3_se6_2h@ssc_qupv3_se6_3h@ssc_qupv3_se7_0h@ssc_qupv3_se7_1h@ssc_qupv3_se7_2h@ssc_qupv3_se7_3h@ssc_qupv3_se8_0h@ssc_qupv3_se8_1h@ ssc_qupv3_se9_0_reservedh@<ssc_qupv3_se9_1_reservedh@=qup_ssc0_se0_i2c_activel��@>qup_ssc0_se0_i2c_sleepl��@?qup_ssc0_se0_i3c_activel�
�
@@qup_ssc0_se0_i3c_sleepl�!�!@Aqup_ssc0_se0_i3c_ibi_activel�
�
@Bqup_ssc0_se0_i3c_ibi_sleepl�!�!@Cqup_ssc0_se1_i2c_activel��@Dqup_ssc0_se1_i2c_sleepl��@Equp_ssc0_se1_i3c_activel�
�
@Fqup_ssc0_se1_i3c_sleepl�!�!@Gqup_ssc0_se1_i3c_ibi_activel�
�
@Hqup_ssc0_se1_i3c_ibi_sleepl�!�!@Iqup_ssc0_se2_i2c_activel	�
�@Jqup_ssc0_se2_i2c_sleepl	�
�@Kqup_ssc0_se2_i3c_activel	�

�
@Lqup_ssc0_se2_i3c_sleepl	�!
�!@Mqup_ssc0_se2_i3c_ibi_activel	�

�
@Nqup_ssc0_se2_i3c_ibi_sleepl	�!
�!@Oqup_ssc0_se2_spi_active l	X
XXX@Pqup_ssc0_se2_spi_sleep l	�!
�!�!�!@Qqup_ssc0_se2_uart_active l	�
���@Rqup_ssc0_se2_uart_sleep l	�
���@Squp_ssc0_se3_i2c_activel
��@Tqup_ssc0_se3_i2c_sleepl
��@Uqup_ssc0_se3_i3c_activel
�
�
@Vqup_ssc0_se3_i3c_sleepl
�!�!@Wqup_ssc0_se3_i3c_ibi_activel
�
�
@Xqup_ssc0_se3_i3c_ibi_sleepl
�!�!@Yqup_ssc0_se4_i2c_activel��@Zqup_ssc0_se4_i2c_sleepl��@[qup_ssc0_se4_spi_active lXXXX@\qup_ssc0_se4_spi_sleep l�!�!�!�!@]qup_ssc0_se4_uart_active l����@^qup_ssc0_se4_uart_sleep l����@_qup_ssc0_se5_i2c_activel��@`qup_ssc0_se5_i2c_sleepl��@aqup_ssc0_se5_i3c_activel�
�
@bqup_ssc0_se5_i3c_sleepl�!�!@cqup_ssc0_se5_i3c_ibi_activel�
�
@dqup_ssc0_se5_i3c_ibi_sleepl�!�!@equp_ssc0_se5_spi_active lXXXX@fqup_ssc0_se5_spi_sleep l�!�!�!�!@gqup_ssc0_se5_uart_active l����@hqup_ssc0_se5_uart_sleep l����@iqup_ssc0_se6_i2c_activel��@jqup_ssc0_se6_i2c_sleepl��@kqup_ssc0_se6_i3c_activel�
�
@lqup_ssc0_se6_i3c_sleepl�!�!@mqup_ssc0_se6_i3c_ibi_activel�
�
@nqup_ssc0_se6_i3c_ibi_sleepl�!�!@oqup_ssc0_se6_spi_active lXXXX@pqup_ssc0_se6_spi_sleep l�!�!�!�!@qqup_ssc0_se6_uart_active l����@rqup_ssc0_se6_uart_sleep l����@squp_ssc0_se7_i2c_activel��@tqup_ssc0_se7_i2c_sleepl��@uqup_ssc0_se7_spi_active lXXXX@vqup_ssc0_se7_spi_sleep l�!�!�!�!@wqup_ssc0_se7_uart_active l����@xqup_ssc0_se7_uart_sleep l����@yqup_ssc0_se8_i2c_activel� �@zqup_ssc0_se8_i2c_sleepl� �@{qup_ssc0_se8_i3c_activel�
 �
@|qup_ssc0_se8_i3c_sleepl�! �!@}qup_ssc0_se8_i3c_ibi_activel�
 �
@~qup_ssc0_se8_i3c_ibi_sleepl�! �!@qup_ssc0_se10_i2c_activel!�"�@�qup_ssc0_se10_i2c_sleepl!�"�@�qup_ssc0_se10_spi_active l!X"X#X$X@�qup_ssc0_se10_spi_sleep l!�!"�!#�!$�!@�qup_ssc0_se10_uart_active l!�"�#�$�@�qup_ssc0_se10_uart_sleep l!�"�#�$�@�vdd_mxaqcom,rpmh-arc-regulator�/vcs/vdd_mxa/vcs/vdd_mx�����mx.lvl�$@>vdd_mxcqcom,rpmh-arc-regulator
�/vcs/vdd_mxc�����mxc.lvl�$@?vdd_cxqcom,rpmh-arc-regulator�/vcs/vdd_cx�����cx.lvl�$@@vdd_lpi_mxqcom,rpmh-arc-regulator �/vcs/vdd_lpi_mx/vcs/vdd_ssc_mx�����lmx.lvl�$?��@Avdd_lpi_cxqcom,rpmh-arc-regulator!�/vcs/vdd_lpi_cx/vcs/vdd_ssc_int�����lcx.lvl�$?��@Bclock-controller@100000qcom,gcc-glymurqcom,cc-glymur�H 0@P`p�������� 0@��/�/��0GCC_GPLL0_CM_PLL_TAYCAN_COMMONGCC_GPLL1_CM_PLL_TAYCAN_COMMONGCC_GPLL2_CM_PLL_TAYCAN_COMMONGCC_GPLL3_CM_PLL_TAYCAN_COMMONGCC_GPLL4_CM_PLL_TAYCAN_COMMONGCC_GPLL5_CM_PLL_TAYCAN_COMMONGCC_GPLL6_CM_PLL_TAYCAN_COMMONGCC_GPLL7_CM_PLL_TAYCAN_COMMONGCC_GPLL8_CM_PLL_TAYCAN_COMMONGCC_GPLL9_CM_PLL_TAYCAN_COMMONGCC_GPLL10_CM_PLL_ZONDA_COMMONGCC_GPLL11_CM_PLL_ZONDA_COMMONGCC_GPLL12_CM_PLL_ZONDA_COMMONGCC_GPLL13_CM_PLL_ZONDA_COMMONGCC_GPLL14_CM_PLL_TAYCAN_COMMONGCC_GPLL15_CM_PLL_TAYCAN_COMMONGCC_GPLL16_CM_PLL_TAYCAN_COMMONGCC_GPLL17_CM_PLL_TAYCAN_COMMONGCC_GPLL18_CM_PLL_TAYCAN_COMMONGCC_GPLL19_CM_PLL_TAYCAN_COMMONGCC_JBIST_CM_PLL_JBIST4_COMMONGCC_AHB2PHY_SWMANGCC_AHB2PHY_BROADCAST_SWMANGCC_CLK_CTL_REGGCC_RPU_RPUQ11_512_CL36L12_LEGCC_RPU_XPU4:@Cclock-controller@1f40000(qcom,lpass_aon_cc-glymurqcom,cc-glymurPH������ ��`�p�&�<0TCSR_TCSR_REGSLPASS_QDSP6SS_QDSP6SS_PUBLPASS_QDSP6SS_QDSP6SS_QDSP6SSV81_CORE_CC_SWILPASS_QDSP6SS_PLL_PLL_CM_PLL_TAYCAN_COMMONLPASS_QDSP6SS_QDSP6SSV81_CORE_CC_REGLPASS_AON_CC_PLL_CM_PLL_TAYCAN_COMMONLPASS_AON_CC_AHB2PHY_SWMANLPASS_AON_CC_AHB2PHY_BROADCAST_SWMANLPASS_AON_CC_LPASS_AON_CC_REGLPASS_LPI_TCM_REG:@<clock-controller@7700000+qcom,lpass_aon_mx_cc-glymurqcom,cc-glymur Hpp`ppp���0LPASS_AON_MX_CC_RO_PLL_CM_PLL_PONGO_COMMONLPASS_AON_MX_CC_AHB2PHY_SWMANLPASS_AON_MX_CC_AHB2PHY_BROADCAST_SWMANLPASS_AON_MX_CC_LPASS_AON_MX_CC_REG:@Dclock-controller@6bc0000*qcom,lpass_audio_cc-glymurqcom,cc-glymur0H��� �`�p���0LPASS_AUDIO_CC_PLL_CM_PLL_ZONDA_COMMONLPASS_AUDIO_CC_DIG_PLL_CM_PLL_TAYCAN_COMMONLPASS_AUDIO_CC_LCC_PLL_CM_PLL_JBIST4_COMMONLPASS_AUDIO_CC_AHB2PHY_SWMANLPASS_AUDIO_CC_AHB2PHY_BROADCAST_SWMANLPASS_AUDIO_CC_LPASS_AUDIO_CC_REG:@Eclock-controller@7b00000)qcom,lpass_core_cc-glymurqcom,cc-glymur0H��`�p���0��0LPASS_LPASS_CORE_CC_DIG_PLL_LPASS_CORE_CC_DIG_PLL_CM_PLL_TAYCAN_COMMONLPASS_LPASS_CORE_CC_LPASS_CORE_CC_AHB2PHY_SWMANLPASS_LPASS_CORE_CC_LPASS_CORE_CC_AHB2PHY_BROADCAST_SWMANLPASS_LPASS_CORE_CC_LPASS_CORE_CC_LPASS_CORE_CC_REGLPASS_HW_AF_CORELPASS_CORE_GDSC:@Fclock-controller@6e40000*qcom,lpass_lpmla_cc-glymurqcom,cc-glymur H��`�p�@�0LPASS_LPMLA_CC_DIG_PLL_CM_PLL_TAYCAN_COMMONLPASS_LPMLA_CC_AHB2PHY_SWMANLPASS_LPMLA_CC_AHB2PHY_BROADCAST_SWMANLPASS_LPMLA_CC_LPASS_LPMLA_CC_REG:@Gclock-controller@7a00000qcom,scc-glymurqcom,cc-glymurH�0SSC_SCC_SCC_SCC_REG:@=cesta@7213000'qcom,lpass_cesta-glymurqcom,cc-glymur(H!0!4!8 !X!_@0LPASS_CRMBLPASS_CRMB_PTLPASS_CRMCLPASS_CRMVLPASS_CRM_COMMON@Hglinkqcom,glink Gproc-infoWxport-smem-configedge-01\h@r{�N xport-qmp-configedge-01	�aop_adsp\���{��@ipc_routerqcom,ipc_routerproc-infoadsp�devcfg-glink-xalsedge-01SMEMapssIPCRTR'/�8 C�� �smp2pqcom,smp2pproc-infoKSZsmp2p-interruptsintr-01fRkintr-02fRksmem
qcom,smem
oCORE_TOP_CSR�� � 0�
@
@cxstmtrace@16000000qcom,stmtraceH��lpistmtrace@7100000qcom,stmtraceH��@cxstmcfg@10002000qcom,stmcfgH ���lpistmcfg@11c43000qcom,stmcfgH�0���cxetb@11c05000	qcom,tmcH�Plpietb@11c45000	qcom,tmcH�Ptpdm@11c46000
qcom,tpdmH�`�tpdm_31�%��tpdm@11c52000
qcom,tpdmH� �tpdm_62�&���tpdm@11c54000
qcom,tpdmH�@�tpdm_22�'��tpdm@11c34000
qcom,tpdmH�@�tpdm_50�(��tpdm@11c3c000
qcom,tpdmH��tpdm_8�)��qdss�0� � �L�� L �!_!_� -*8H*tpath_lpass_lpi_dl_tpdaq+,*@8tpath_lpass_lpi_crm_dl_tpdaq+,*@9tpath_lpass_lpi_audio_hm_dl_tpdaq+,*@:tpath_lpi_stmq+,*@.tpath_lpi_etmq,*,@/tpath_sdc_etmq,*@0tpath_stmq-*@1tpath_sdc_itmq,*@2tpath_lpass_lpi_nocq,*@3tpath_lpi_aon_nocq,*@4tpath_aocq,*@5tpath_enpu0_nocq+,*@6tpath_enpu1_nocq+,*@7cti@11c35000	qcom,cti(wddrss_lpi_slice0cti_cti_qc_cti_extendedH�Pcti@11c42000	qcom,cti$wlpass_lpi_cti_sdc_2_cti_sdc_2_csctiH� cti@11c4b000	qcom,cti&wlpass_lpi_qdsp6_qdsp6ss_qdsp6ss_csctiHİcti@11c51000	qcom,cti"wlpass_lpi_cti_3_cti_3_qc_cti_coreH�cti@11c41000	qcom,cti"wlpass_lpi_cti_1_cti_1_qc_cti_coreH�cti@11c3d000	qcom,cti(wddrss_lpi_slice1cti_cti_qc_cti_extendedH��qdss_lpi_csr@6ee0000qcom,qdss_lpi_csrH�funnel@10041000
qcom,tfunnelH@-funnel@11c44000
qcom,tfunnelH�@@,funnel@11c50000
qcom,tfunnelH�@+funnel@11c04000
qcom,tfunnelH�@@*tnoc@11c31000
qcom,tnoc�(H��*��)�port_ddrss_lpi_slice0ddrss_lpi_trace_noc@(tnoc@11c39000
qcom,tnoc�)H�9��)�port_ddrss_lpi_slice0ddrss_lpi_trace_noc@)port_lpi_stm	qcom,gts�q.port_lpi_etm	qcom,gts�q/port_sdc_etm	qcom,gts�q0port_stm	qcom,gts�q1port_sdc_itm	qcom,gts�	q2port_lpass_lpi_noc	qcom,gts�q3port_lpi_aon_noc	qcom,gts�q4port_aoc	qcom,gts�
q5port_enpu0_noc	qcom,gts�q6port_enpu1_noc	qcom,gts�q7tpda@11c47000
qcom,tpdaH�p�tpda_26��q8@%tpda@11c53000
qcom,tpdaH�0�tpda_55�7�q9@&tpda@11c55000
qcom,tpdaH�P�tpda_56�8�q:@'systemcache@20400000qcom,systemcachexH @ `!�!�!�!�"�"�"�"�#�#�#�#� (�0llcc_bcast_or_basellcc_bcast_and_basellcc0_basellcc1_basellcc2_basellcc3_basellcc4_basellcc5_basellcc6_basellcc7_basellcc8_basellcc9_basellcc10_basellcc11_baseddrss_regs_base�@��@�llc-islandqcom,llc-islandislands�� island@c,80000000H�Xsubsys_instanceqcom,subsys_instancespmi-bus@c400000qcom,spmi-pmic-arbH@� @Ipmic@0qcom,spmi-pmicH @Jspmi-vadc@92qcom,spmi-vadcH� $(-1;vadc_ch_cfgVPH_PWR;VPH_PWRA�GQXbm�u�vadc-avg-chgpio-maptherm_table@;therm_tb1��@�x�-��� �$����R��Ȩ	��(lm%�1�z� �%��*5`/��4�9��>��Ci�HV�MG|R;`W18\)ha"�fLk�p"uz�
\���
�vadctm_meas_cfg�VPH_PWR;VPH_PWRA����m�u��'spmi-bus@c436000qcom,spmi-pmic-arbH@� @Kspmi-bus@c447000qcom,spmi-pmic-arbH@�- @Lssc_qup_fw_cfgqcom,qupfw-controller�ssc_qup_0se0_cfg��P���se1_cfg�@�Q���se2_cfg���R���se3_cfg���S���se4_cfg�	�����se5_cfg�	@�T���se6_cfg�	��U���se7_cfg�	������se8_cfg�
�V���se10_cfg�
������ibi_ssc_0_cfg@7500000qcom,ibi-controllerHP (T/4G=!Eok@Mibi_ssc_1_cfg@7510000qcom,ibi-controllerHQ (T/4f=Eok@Nibi_ssc_2_cfg@7520000qcom,ibi-controllerHR (T/4�=Eok@Oibi_ssc_3_cfg@7530000qcom,ibi-controllerHS (T/4�=�Eok@Pibi_ssc_4_cfg@7540000qcom,ibi-controllerHT (T/4�=�Eok@Qibi_ssc_5_cfg@7550000qcom,ibi-controllerHU (T/4�=�Eok@Ribi_ssc_6_cfg@7560000qcom,ibi-controllerHV (T/4�=�Eok@Sssc_pwr_domainsqcom,ssc-pwr-domain-controller	Lssc_gdscX<@��HSSC_QUP_0@7900000qcom,sscqup-controllerH�Lcore2xcores-ahbm-ahb X=Sd�=d�4=��v=�^�,_fx��р��	�
EokSSC_QUP_0_SE_0qcom,se-controller��� ������/+8�@�S]�j�~Lse-clkX=H�J�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleep�>�?�@�A�B�CEokSSC_QUP_0_SE_1qcom,se-controller�@�� ������/,8p@�S]�j�~Lse-clkX=�ǞJ�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleep�D�E�F�G�H�IEokSSC_QUP_0_SE_2qcom,se-controller���� ������/-8@S]�j�~Lse-clkX=~E:x�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleepspi-defaultspi-sleepuart-defaultuart-sleep�J�K�L�M�N�O�P�Q�R�SEokSSC_QUP_0_SE_3qcom,se-controller���� ������/.8@S]�j�~Lse-clkX=��wJ�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleep�T�U�V�W�X�YEokSSC_QUP_0_SE_4qcom,se-controller��� ������//8@S]�j�~Lse-clkX=*̉D�i2c-defaulti2c-sleepspi-defaultspi-sleepuart-defaultuart-sleep�Z�[�\�]�^�_EokSSC_QUP_0_SE_5qcom,se-controller�@�� ������/08w@�S]�j�~Lse-clkX=���x�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleepspi-defaultspi-sleepuart-defaultuart-sleep�`�a�b�c�d�e�f�g�h�iEokSSC_QUP_0_SE_6qcom,se-controller���� ������/18�@�S]�j�~Lse-clkX=��x�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleepspi-defaultspi-sleepuart-defaultuart-sleep�j�k�l�m�n�o�p�q�r�sEokSSC_QUP_0_SE_7qcom,se-controller���� ������/*8@S]�j�~Lse-clkX=�O��D�i2c-defaulti2c-sleepspi-defaultspi-sleepuart-defaultuart-sleep�t�u�v�w�x�yEokSSC_QUP_0_SE_8qcom,se-controller��� ������/)8@S]�j�~Lse-clkX=pP�J�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleep�z�{�|�}�~�EokSSC_QUP_0_SE_10qcom,se-controller���� 
����	��/�8�@�S]�j�~Lse-clkX=���D�i2c-defaulti2c-sleepspi-defaultspi-sleepuart-defaultuart-sleep������������Eokqup_tcsr_infoqcom,quptcsr-controllertcsr_cfg0k���
!���*���3tcsr_cfg1����
!���*���3gsi_infoqcom,gsi-controllergsi_qup_0<�@C��TM^Z@gw��gsi_qup_1<�@C��hM^[@gw��gsi_qup_2<�@C���M^d@gw��gsi_qup_3<�@C��pM^j@gw��gsi_ssc_qup_0<�@CM^@g !"#$%&'(w��SlimbusBSPqcom,smbus-controller��SLIMBUS�0�LPASS������@����2�B�slimbus-default��				,sb_0_DeviceProps	7�	:0	?sb_1_DeviceProps	7�	:0	?sb_2_DeviceProps	7�	:0	?sb_3_DeviceProps	7�	:0	?sb_4_DeviceProps	7�	:0	?sb_5_DeviceProps	7�	: 	?sb_6_DeviceProps	7�	: 	?slimbus_gen_config_1	M	^LPASS	l/vcs/vdd_lpi_cx	x	�		�	�	�	�w0	�w@	�	�
svs_npa_str
	

 
-
=
M
`�
t
�
���
�
�
��� "sbMmpmRegParam,0j?Vslimbusbn{�sbLpmMmpmRegParam,0{?Vslimbusbn{�kernel_test_devices@0 Hninterrupt-controller@10140000test,interrupt-controlH��@device1@f101000qcom,test,singleton �Device region mapping with nameH�device10test_reg_singleton]4int1device2@1011000qcom,test,singleton!�Device region mapping with index�device2H^4int2device3@0qcom,test,singleton�Device with no region mapping�device3H_4int3device4@1qcom,test,not_compatible�Device not compatible�device4H`
4zeroint4device5@1010000qcom,test,non_singleton �Device region mapping with nameH�device50test_reg_non_singletonsw@Tcorebootlmprocqmiqcsiqcom,qmi_qcsi_user_pd_configqmi_qcsi_ping_server_config�� debugtraceqcom,debugtrace�debugtoolsversion_tblqcom,image_version_tbl_idx�eic	qcom,eic�Zerr_qdi
qcom,err_qdi'�P<R
pd_monaudio_process qcom,pd_mon_user_process_config_/ramfs/audio_lpai.mbn3t/rfs/root/vendor/firmware_mnt/image/audio_lpai.mbn�audio_process���	�audio_pdcharger_process qcom,pd_mon_user_process_config_ t �charger_process����charger_pdqsh_process qcom,pd_mon_user_process_config_/ramfs/qsh.mbn,t/rfs/root/vendor/firmware_mnt/image/qsh.mbn�qsh_process���
�sensor_pdois_process qcom,pd_mon_user_process_config_/ramfs/ois_lpai.mbn,t/rfs/root/vendor/firmware_mnt/image/ois.mbn�ois_process����ois_pdpd_mon_restartqcom,pd_mon_restart��rcinitqcom,rcinit_cfgrcinit_config_spinor�
�d
#u0
?�
[�
w�
��
��
��
��rcinit_config�
!4
#�
?�
[�
w�
��
��
��
��servreg
qcom,servregmsm/adsp/root_pd3msmDadspXroot_pdoJsys_mqcom,sys_m���tms_dog
qcom,tms_dog��@��@��@��@��@��@��@�����/��He���tms_diagqcom,tms_diag�0productspram_mgrqcom,pram_mgr	�SSC_PRAMpram_partitionQMP�QMPmSENSORS�SENSORSm�BUSES�BUSESm GPI�GPIm(WIGIG�WIGIGmBUSES_DEBUG�BUSES_DEBUGmCAMERA_OIS�CAMERA_OISmSENSORS_OIS�SENSORS_OISmsdcloaderqcom,sdcloadersdc_params�<��	�%3a�sdc_physpool=Si'P~testsocinfragpio-pins����activeidlesleepwake��������icbadspuart_swqcom,icb_bw_vote_sw�/�mem�high-spdlow-spdidle�����"���systemcacheqcom,systemcache-sw��@clientsclient-0client-1client-2-client-3.llc-lpi-dumpqcom,llc-lpi-dumpJ!QSH_ISLAND_POOLSSC_ISLAND_POOLQSHTECH_ISLAND_POOLCAM_LLCC_ISLAND1_POOLdiagqcom,adsp_core_diagcfgdiagcfg_cmd,?X*r=�U�Z����-I^~��
���"2Of�� �!diagcfg_param�@� 0DXl�����
�
	�:�R�g2{�� �@�� � )@�N�m<�������2KKc�u����d��/H d |����� 6O@l<��Z� �QURTOS_ISLAND_POOL�QURTOS_ISLAND_POOLdiagcfg_early_log_3���� Idiagcfg_f3_traceaw��qdsp_pmconfigqcom,config_data���lpassRegRange���ml2ConfigRegRange��mcores-arraycore0�e��'?=core1�f��'=core2�g��'"=core3�h��'=core4�i��'=core5�j��Z'=core6�l��'!=core7�m��U' =core8�o��'.=core9�{��'2=core10�r��'+=core11�v��
'/=core12�w��_'=core13�y��'1=core14�z��'0=core15�|�	�pq'67=core16����l'=core17����o'=core18����m'=core19����n'5=memories-arraymemory0J�memory1J�clocks-arrayclock0PV^	j/clk/cpur{�clock1PV^jlpass_core_cc_core_clkr{�clock2PV^jlpass_audio_cc_bus_clkr{�clock3PV^jlpass_aon_cc_aon_h_clkr{�clock4P6V^jlpass_aon_cc_lpi_noc_ls_clkr{�clock5P7V^jlpass_aon_cc_lpi_noc_hs_clkr{�clock6PV^ jlpass_audio_cc_slimbus_core_clkr{�clock7PV^jlpass_core_cc_lpm_core_clkr{�clock8PV^ jlpass_core_cc_lpm_mem0_core_clkr{�clock9PV^jlpass_audio_cc_codec_mem_clkr{�clock10PV^jlpass_audio_cc_codec_mem0_clkr{�clock11PV^jlpass_audio_cc_codec_mem1_clkr{�clock12PV^jlpass_audio_cc_codec_mem2_clkr{�clock13PV^jlpass_audio_cc_codec_mem3_clkr{�clock14PV^jlpass_aon_mx_cc_va_mem0_clkr{�clock15PV^jlpass_aon_mx_cc_va_mem1_clkr{�clock16PV^$jlpass_core_cc_sysnoc_mport_core_clkr{�clock17PV^jlpass_audio_cc_bus_timeout_clkr{�clock18PCV^(jlpass_aon_cc_lpass_0_lpmla_ahb_odsc_clkr{�clock19PDV^(jlpass_aon_cc_lpass_1_lpmla_ahb_odsc_clkr{�clock20PV^#jlpass_core_cc_sysnoc_sway_core_clkr{�clock21P?V^jscc_ccd_ahb2ahb_m_clkr{�clock22P@V^jscc_ccd_ahb2ahb_s_clkr{�clock23PAV^jscc_ahb2ahb_s_clkr{�clock24PBV^jlpass_aon_mx_cc_ibi_clkr{�clock25PUV^jlpass_core_cc_resampler_clkr{�clock26PZV^jlpass_audio_cc_slimbus_clkr{�clock27P\V^jlpass_core_cc_avsync_stc_clkr{�clock28P]V^jlpass_core_cc_avsync_atime_clkr{�clock29P_V^jlpass_core_cc_hw_af_clkr{�clock30P`V^jlpass_core_cc_hw_af_noc_clkr{�clock31PpV^!jlpass_lpmla_cc_lpass_0_lpmla_clkr{�clock32PqV^!jlpass_lpmla_cc_lpass_1_lpmla_clkr{�clock33PvV^ jlpass_aon_cc_enpu_scheduler_clkr{�clock34PlV^jlpass_aon_cc_sdc_proc_fclk_clkr{�clock35PoV^jscc_ccd_clkr{�clock36PnV^
jscc_smem_clkr{�busport-arraybusPort0�����busPort1�@����busPort2A�@�����busPort3B�@�����busPort4C�@�����busPort5D�@�����busPort6E�@�����busPort7������busPort8������busPort9������busPort10������busPort11�@�����busPort12������busPort13
������busPort14�@�`����busPort15������busPort16�@���1�busPort17�@���1�busPort18������busPort19������busPort20�����$busPort21�����$busPort22�����$busPort23 �����$busPort24!�����$busPort25"�����$busPort26$������$busPort27%�������$busPort28'�����'�$busPort29(������$busPort30+�����$busPort311�����$busPort320�����$busPort33.�����$busPort342�����$busPort35/�����$busPort366���C��$busPort377���D��$busPort385��n����5busPort39?�����?extroute-arrayextBusRoute0��%extBusRoute1�A�(extBusRoute2��%extBusRoute3�B�(extBusRoute4��%extBusRoute5�C�(extBusRoute6��%extBusRoute7�D�(extBusRoute8��%extBusRoute9�E�(mipsroute-arraymipsBwRoute0��%mipsBwRoute1�A�(pwrDomain-arraypwrDomain0��/core/cpu/latency�P�pwrDomain1�!�lpass_core_cc_lpass_core_hm_gdsc�P�pwrDomain2�!�lpass_aon_cc_lpass_audio_hm_gdsc�P�pwrDomain3���P�pwrDomain4��lpass_aon_cc_lpass_ssc_gdsc� P�cestaBw-arrayclient0-7>lpasspath0JX5cestaClk-arrayclk0Pljlpass_aon_cc_sdc_proc_fclk_clkcestaPwrDomain-arraypwrDomain0��lpass_aon_cc_lpass_ssc_gdscfeatures-arrayfeature0�e�w�feature1�ewfeature2�ewfeature3�e��w���feature4�ewfeature5�ewfeature6�ewfeature7�ewfeature8�e�w���feature9�ew���feature10�e5��w���feature11�e/��w���feature12�ewfeature13�e�w�feature14�e$=Xw���feature15�e��w	'�feature16�ewfeature17�ewfeature18�ewfeature19�ewfeature20�ewfeature21�ewfeature22�ewfeature23�ewfeature24�ewfeature25�ewfeature26�ewfeature27�ewfeature28�ewfeature29�ew���feature30�ewfeature31�ewfeature32�ewfeature33�ewfeature34�ewfeature35�ewfeature36�ewfeature37�ewconfig_archqcom,config_archcompensatedDdrBwTable0i��rp��0p������0wܓ����X0~�t��2��0� �U��2��0�&�6����0�,��s���0�2����� �0�8�ـ�� �0�>����� �0���������� �adspsnocVoteTable8i�������'8p�������'8wܓ����XX'8~�t��2���'8� �U�e����'8�&�6��O���'8�,������'8�2�������'8�8�ـ�U���'8�>���*����'8�������������'compensatedLecDdrBwTable0i�����X0p���2��0w����0~ׄs���0��e�� �0���������� �adspLecsnocVoteTable8i�����X8p���2��8w��O��8~ׄ���8��e�U��8������������compensatedMlDdrBwTable0i��rp�X0pkI�����0wН��2��0~8����0�G�Ws���0��n!�� �0���������� �adspMlsnocVoteTable8i�����X8pkI�����8wН��2��8~8��O��8�G�W���8��n!�U��8������������adspToLpiNocFreqTablei�0$�p$�	'�w3�
v��~=�P5�M��O��bkPjmlToLpiNocFreqTablei$�$�pO�	'�wRH
v��~  5�&��O��0�j__symbols__�/soc�/soc/ipcc/ipcc@3e02000�/soc/ipcc/ipcc@3e40000�/soc/ipcc/ipcc@3e80000�/soc/ipcc/ipcc@3ec0000�/soc/ipcc_legacy@6888004�/soc/timetick/timer@68a2000
/soc/timetick/timer@68a3000/soc/pinctrl@f100000!/soc/pinctrl@f100000/qup0_se0_l0!'/soc/pinctrl@f100000/qup0_se0_l1!3/soc/pinctrl@f100000/qup0_se0_l2!?/soc/pinctrl@f100000/qup0_se0_l3!K/soc/pinctrl@f100000/qup0_se1_l0!W/soc/pinctrl@f100000/qup0_se1_l1!c/soc/pinctrl@f100000/qup0_se1_l2!o/soc/pinctrl@f100000/qup0_se1_l3!{/soc/pinctrl@f100000/qup0_se2_l0!�/soc/pinctrl@f100000/qup0_se2_l1!�/soc/pinctrl@f100000/qup0_se2_l2!�/soc/pinctrl@f100000/qup0_se2_l3!�/soc/pinctrl@f100000/qup0_se2_l4!�/soc/pinctrl@f100000/qup0_se2_l5!�/soc/pinctrl@f100000/qup0_se2_l6!�/soc/pinctrl@f100000/qup0_se3_l0!�/soc/pinctrl@f100000/qup0_se3_l1!�/soc/pinctrl@f100000/qup0_se3_l2!�/soc/pinctrl@f100000/qup0_se3_l3!�/soc/pinctrl@f100000/qup0_se3_l4!/soc/pinctrl@f100000/qup0_se3_l5!/soc/pinctrl@f100000/qup0_se3_l6!#/soc/pinctrl@f100000/qup0_se4_l0!//soc/pinctrl@f100000/qup0_se4_l1!;/soc/pinctrl@f100000/qup0_se4_l2!G/soc/pinctrl@f100000/qup0_se4_l3!S/soc/pinctrl@f100000/qup0_se5_l0!_/soc/pinctrl@f100000/qup0_se5_l1!k/soc/pinctrl@f100000/qup0_se5_l2!w/soc/pinctrl@f100000/qup0_se5_l3!�/soc/pinctrl@f100000/qup0_se6_l0!�/soc/pinctrl@f100000/qup0_se6_l1!�/soc/pinctrl@f100000/qup0_se6_l2!�/soc/pinctrl@f100000/qup0_se6_l3!�/soc/pinctrl@f100000/qup0_se7_l0!�/soc/pinctrl@f100000/qup0_se7_l1!�/soc/pinctrl@f100000/qup0_se7_l2!�/soc/pinctrl@f100000/qup0_se7_l3!�/soc/pinctrl@f100000/qup1_se0_l0!�/soc/pinctrl@f100000/qup1_se0_l1!�/soc/pinctrl@f100000/qup1_se0_l2!/soc/pinctrl@f100000/qup1_se0_l3!/soc/pinctrl@f100000/qup1_se1_l0!/soc/pinctrl@f100000/qup1_se1_l1!+/soc/pinctrl@f100000/qup1_se1_l2!7/soc/pinctrl@f100000/qup1_se1_l3!C/soc/pinctrl@f100000/qup1_se2_l0!O/soc/pinctrl@f100000/qup1_se2_l1![/soc/pinctrl@f100000/qup1_se2_l2!g/soc/pinctrl@f100000/qup1_se2_l3!s/soc/pinctrl@f100000/qup1_se2_l4!/soc/pinctrl@f100000/qup1_se2_l5!�/soc/pinctrl@f100000/qup1_se2_l6!�/soc/pinctrl@f100000/qup1_se3_l0!�/soc/pinctrl@f100000/qup1_se3_l1!�/soc/pinctrl@f100000/qup1_se3_l2!�/soc/pinctrl@f100000/qup1_se3_l3!�/soc/pinctrl@f100000/qup1_se3_l4!�/soc/pinctrl@f100000/qup1_se3_l5!�/soc/pinctrl@f100000/qup1_se3_l6!�/soc/pinctrl@f100000/qup1_se4_l0!�/soc/pinctrl@f100000/qup1_se4_l1! /soc/pinctrl@f100000/qup1_se4_l2! /soc/pinctrl@f100000/qup1_se4_l3! /soc/pinctrl@f100000/qup1_se5_l0! '/soc/pinctrl@f100000/qup1_se5_l1! 3/soc/pinctrl@f100000/qup1_se5_l2! ?/soc/pinctrl@f100000/qup1_se5_l3! K/soc/pinctrl@f100000/qup1_se6_l0! W/soc/pinctrl@f100000/qup1_se6_l1! c/soc/pinctrl@f100000/qup1_se6_l2! o/soc/pinctrl@f100000/qup1_se6_l3! {/soc/pinctrl@f100000/qup1_se7_l0! �/soc/pinctrl@f100000/qup1_se7_l1! �/soc/pinctrl@f100000/qup1_se7_l2! �/soc/pinctrl@f100000/qup1_se7_l3! �/soc/pinctrl@f100000/qup2_se0_l0! �/soc/pinctrl@f100000/qup2_se0_l1! �/soc/pinctrl@f100000/qup2_se0_l2! �/soc/pinctrl@f100000/qup2_se0_l3! �/soc/pinctrl@f100000/qup2_se1_l0! �/soc/pinctrl@f100000/qup2_se1_l1! �/soc/pinctrl@f100000/qup2_se1_l2! �/soc/pinctrl@f100000/qup2_se1_l3!!/soc/pinctrl@f100000/qup2_se2_l0!!/soc/pinctrl@f100000/qup2_se2_l1!!#/soc/pinctrl@f100000/qup2_se2_l2!!//soc/pinctrl@f100000/qup2_se2_l3!!;/soc/pinctrl@f100000/qup2_se2_l4!!G/soc/pinctrl@f100000/qup2_se2_l5!!S/soc/pinctrl@f100000/qup2_se2_l6!!_/soc/pinctrl@f100000/qup2_se3_l0!!k/soc/pinctrl@f100000/qup2_se3_l1!!w/soc/pinctrl@f100000/qup2_se3_l2!!�/soc/pinctrl@f100000/qup2_se3_l3!!�/soc/pinctrl@f100000/qup2_se3_l4!!�/soc/pinctrl@f100000/qup2_se3_l5!!�/soc/pinctrl@f100000/qup2_se3_l6!!�/soc/pinctrl@f100000/qup2_se4_l0!!�/soc/pinctrl@f100000/qup2_se4_l1!!�/soc/pinctrl@f100000/qup2_se4_l2!!�/soc/pinctrl@f100000/qup2_se4_l3!!�/soc/pinctrl@f100000/qup2_se5_l0!!�/soc/pinctrl@f100000/qup2_se5_l1!!�/soc/pinctrl@f100000/qup2_se5_l2!"/soc/pinctrl@f100000/qup2_se5_l3!"/soc/pinctrl@f100000/qup2_se6_l0!"/soc/pinctrl@f100000/qup2_se6_l1!"+/soc/pinctrl@f100000/qup2_se6_l2!"7/soc/pinctrl@f100000/qup2_se6_l3!"C/soc/pinctrl@f100000/qup2_se7_l0!"O/soc/pinctrl@f100000/qup2_se7_l1!"[/soc/pinctrl@f100000/qup2_se7_l2!"g/soc/pinctrl@f100000/qup2_se7_l3!"s/soc/pinctrl@f100000/qup3_se0_l0!"/soc/pinctrl@f100000/qup3_se0_l1!"�/soc/pinctrl@f100000/qup3_se0_l2!"�/soc/pinctrl@f100000/qup3_se0_l3!"�/soc/pinctrl@f100000/qup3_se0_l4!"�/soc/pinctrl@f100000/qup3_se0_l5!"�/soc/pinctrl@f100000/qup3_se0_l6!"�/soc/pinctrl@f100000/qup3_se0_l7!"�/soc/pinctrl@f100000/qup3_se1_l0!"�/soc/pinctrl@f100000/qup3_se1_l1!"�/soc/pinctrl@f100000/qup3_se1_l2!"�/soc/pinctrl@f100000/qup3_se1_l3!#/soc/pinctrl@f100000/qup3_se1_l4!#/soc/pinctrl@f100000/qup3_se1_l5!#/soc/pinctrl@f100000/qup3_se1_l6!#'/soc/pinctrl@f100000/qup3_se1_l7(#3/soc/pinctrl@f100000/GPIO_config_active&#F/soc/pinctrl@f100000/GPIO_config_idle'#W/soc/pinctrl@f100000/GPIO_config_sleep&#i/soc/pinctrl@f100000/GPIO_config_wake#z/soc/pinctrl@7760000!#�/soc/pinctrl@7760000/slimbus_clk"#�/soc/pinctrl@7760000/slimbus_data.#�/soc/pinctrl@7760000/slimbus_default_gpio_cfg#�/soc/pinctrl@75C0000%#�/soc/pinctrl@75C0000/ssc_gpio_10_clk%#�/soc/pinctrl@75C0000/ssc_gpio_11_clk%#�/soc/pinctrl@75C0000/ssc_gpio_12_clk%#�/soc/pinctrl@75C0000/ssc_gpio_13_clk%#�/soc/pinctrl@75C0000/ssc_gpio_18_clk%$/soc/pinctrl@75C0000/ssc_gpio_19_clk%$/soc/pinctrl@75C0000/ssc_gpio_24_clk%$./soc/pinctrl@75C0000/ssc_gpio_25_clk.$>/soc/pinctrl@75C0000/ssc_gpio_26_clk_reserved.$W/soc/pinctrl@75C0000/ssc_gpio_27_clk_reserved.$p/soc/pinctrl@75C0000/ssc_gpio_28_clk_reserved.$�/soc/pinctrl@75C0000/ssc_gpio_29_clk_reserved.$�/soc/pinctrl@75C0000/ssc_gpio_30_clk_reserved.$�/soc/pinctrl@75C0000/ssc_gpio_31_clk_reserved.$�/soc/pinctrl@75C0000/ssc_gpio_34_clk_reserved.$�/soc/pinctrl@75C0000/ssc_gpio_35_clk_reserved$%/soc/pinctrl@75C0000/ssc_gpio_6_clk$%/soc/pinctrl@75C0000/ssc_gpio_7_clk%%$/soc/pinctrl@75C0000/ssc_qupv3_se0_0%%4/soc/pinctrl@75C0000/ssc_qupv3_se0_1&%D/soc/pinctrl@75C0000/ssc_qupv3_se10_0&%U/soc/pinctrl@75C0000/ssc_qupv3_se10_1&%f/soc/pinctrl@75C0000/ssc_qupv3_se10_2&%w/soc/pinctrl@75C0000/ssc_qupv3_se10_3/%�/soc/pinctrl@75C0000/ssc_qupv3_se11_0_reserved/%�/soc/pinctrl@75C0000/ssc_qupv3_se11_1_reserved/%�/soc/pinctrl@75C0000/ssc_qupv3_se11_2_reserved/%�/soc/pinctrl@75C0000/ssc_qupv3_se11_3_reserved/%�/soc/pinctrl@75C0000/ssc_qupv3_se12_0_reserved/&
/soc/pinctrl@75C0000/ssc_qupv3_se12_1_reserved/&$/soc/pinctrl@75C0000/ssc_qupv3_se13_0_reserved/&>/soc/pinctrl@75C0000/ssc_qupv3_se13_1_reserved/&X/soc/pinctrl@75C0000/ssc_qupv3_se13_2_reserved/&r/soc/pinctrl@75C0000/ssc_qupv3_se13_3_reserved/&�/soc/pinctrl@75C0000/ssc_qupv3_se14_0_reserved/&�/soc/pinctrl@75C0000/ssc_qupv3_se14_1_reserved%&�/soc/pinctrl@75C0000/ssc_qupv3_se1_0%&�/soc/pinctrl@75C0000/ssc_qupv3_se1_1.&�/soc/pinctrl@75C0000/ssc_qupv3_se1_2_reserved.&�/soc/pinctrl@75C0000/ssc_qupv3_se1_3_reserved%'/soc/pinctrl@75C0000/ssc_qupv3_se2_0%'"/soc/pinctrl@75C0000/ssc_qupv3_se2_1%'2/soc/pinctrl@75C0000/ssc_qupv3_se2_2%'B/soc/pinctrl@75C0000/ssc_qupv3_se2_3%'R/soc/pinctrl@75C0000/ssc_qupv3_se2_4%'b/soc/pinctrl@75C0000/ssc_qupv3_se2_5%'r/soc/pinctrl@75C0000/ssc_qupv3_se3_0%'�/soc/pinctrl@75C0000/ssc_qupv3_se3_1%'�/soc/pinctrl@75C0000/ssc_qupv3_se4_0%'�/soc/pinctrl@75C0000/ssc_qupv3_se4_1%'�/soc/pinctrl@75C0000/ssc_qupv3_se4_2%'�/soc/pinctrl@75C0000/ssc_qupv3_se4_3%'�/soc/pinctrl@75C0000/ssc_qupv3_se4_4%'�/soc/pinctrl@75C0000/ssc_qupv3_se4_5%'�/soc/pinctrl@75C0000/ssc_qupv3_se5_0%(/soc/pinctrl@75C0000/ssc_qupv3_se5_1%(/soc/pinctrl@75C0000/ssc_qupv3_se5_2%("/soc/pinctrl@75C0000/ssc_qupv3_se5_3%(2/soc/pinctrl@75C0000/ssc_qupv3_se6_0%(B/soc/pinctrl@75C0000/ssc_qupv3_se6_1%(R/soc/pinctrl@75C0000/ssc_qupv3_se6_2%(b/soc/pinctrl@75C0000/ssc_qupv3_se6_3%(r/soc/pinctrl@75C0000/ssc_qupv3_se7_0%(�/soc/pinctrl@75C0000/ssc_qupv3_se7_1%(�/soc/pinctrl@75C0000/ssc_qupv3_se7_2%(�/soc/pinctrl@75C0000/ssc_qupv3_se7_3%(�/soc/pinctrl@75C0000/ssc_qupv3_se8_0%(�/soc/pinctrl@75C0000/ssc_qupv3_se8_1.(�/soc/pinctrl@75C0000/ssc_qupv3_se9_0_reserved.(�/soc/pinctrl@75C0000/ssc_qupv3_se9_1_reserved-)/soc/pinctrl@75C0000/qup_ssc0_se0_i2c_active,)/soc/pinctrl@75C0000/qup_ssc0_se0_i2c_sleep-)3/soc/pinctrl@75C0000/qup_ssc0_se0_i3c_active,)K/soc/pinctrl@75C0000/qup_ssc0_se0_i3c_sleep1)b/soc/pinctrl@75C0000/qup_ssc0_se0_i3c_ibi_active0)~/soc/pinctrl@75C0000/qup_ssc0_se0_i3c_ibi_sleep-)�/soc/pinctrl@75C0000/qup_ssc0_se1_i2c_active,)�/soc/pinctrl@75C0000/qup_ssc0_se1_i2c_sleep-)�/soc/pinctrl@75C0000/qup_ssc0_se1_i3c_active,)�/soc/pinctrl@75C0000/qup_ssc0_se1_i3c_sleep1)�/soc/pinctrl@75C0000/qup_ssc0_se1_i3c_ibi_active0*/soc/pinctrl@75C0000/qup_ssc0_se1_i3c_ibi_sleep-*./soc/pinctrl@75C0000/qup_ssc0_se2_i2c_active,*F/soc/pinctrl@75C0000/qup_ssc0_se2_i2c_sleep-*]/soc/pinctrl@75C0000/qup_ssc0_se2_i3c_active,*u/soc/pinctrl@75C0000/qup_ssc0_se2_i3c_sleep1*�/soc/pinctrl@75C0000/qup_ssc0_se2_i3c_ibi_active0*�/soc/pinctrl@75C0000/qup_ssc0_se2_i3c_ibi_sleep-*�/soc/pinctrl@75C0000/qup_ssc0_se2_spi_active,*�/soc/pinctrl@75C0000/qup_ssc0_se2_spi_sleep.*�/soc/pinctrl@75C0000/qup_ssc0_se2_uart_active-+/soc/pinctrl@75C0000/qup_ssc0_se2_uart_sleep-+#/soc/pinctrl@75C0000/qup_ssc0_se3_i2c_active,+;/soc/pinctrl@75C0000/qup_ssc0_se3_i2c_sleep-+R/soc/pinctrl@75C0000/qup_ssc0_se3_i3c_active,+j/soc/pinctrl@75C0000/qup_ssc0_se3_i3c_sleep1+�/soc/pinctrl@75C0000/qup_ssc0_se3_i3c_ibi_active0+�/soc/pinctrl@75C0000/qup_ssc0_se3_i3c_ibi_sleep-+�/soc/pinctrl@75C0000/qup_ssc0_se4_i2c_active,+�/soc/pinctrl@75C0000/qup_ssc0_se4_i2c_sleep-+�/soc/pinctrl@75C0000/qup_ssc0_se4_spi_active,+�/soc/pinctrl@75C0000/qup_ssc0_se4_spi_sleep.,/soc/pinctrl@75C0000/qup_ssc0_se4_uart_active-,//soc/pinctrl@75C0000/qup_ssc0_se4_uart_sleep-,G/soc/pinctrl@75C0000/qup_ssc0_se5_i2c_active,,_/soc/pinctrl@75C0000/qup_ssc0_se5_i2c_sleep-,v/soc/pinctrl@75C0000/qup_ssc0_se5_i3c_active,,�/soc/pinctrl@75C0000/qup_ssc0_se5_i3c_sleep1,�/soc/pinctrl@75C0000/qup_ssc0_se5_i3c_ibi_active0,�/soc/pinctrl@75C0000/qup_ssc0_se5_i3c_ibi_sleep-,�/soc/pinctrl@75C0000/qup_ssc0_se5_spi_active,,�/soc/pinctrl@75C0000/qup_ssc0_se5_spi_sleep.-/soc/pinctrl@75C0000/qup_ssc0_se5_uart_active--$/soc/pinctrl@75C0000/qup_ssc0_se5_uart_sleep--</soc/pinctrl@75C0000/qup_ssc0_se6_i2c_active,-T/soc/pinctrl@75C0000/qup_ssc0_se6_i2c_sleep--k/soc/pinctrl@75C0000/qup_ssc0_se6_i3c_active,-�/soc/pinctrl@75C0000/qup_ssc0_se6_i3c_sleep1-�/soc/pinctrl@75C0000/qup_ssc0_se6_i3c_ibi_active0-�/soc/pinctrl@75C0000/qup_ssc0_se6_i3c_ibi_sleep--�/soc/pinctrl@75C0000/qup_ssc0_se6_spi_active,-�/soc/pinctrl@75C0000/qup_ssc0_se6_spi_sleep../soc/pinctrl@75C0000/qup_ssc0_se6_uart_active-./soc/pinctrl@75C0000/qup_ssc0_se6_uart_sleep-.1/soc/pinctrl@75C0000/qup_ssc0_se7_i2c_active,.I/soc/pinctrl@75C0000/qup_ssc0_se7_i2c_sleep-.`/soc/pinctrl@75C0000/qup_ssc0_se7_spi_active,.x/soc/pinctrl@75C0000/qup_ssc0_se7_spi_sleep..�/soc/pinctrl@75C0000/qup_ssc0_se7_uart_active-.�/soc/pinctrl@75C0000/qup_ssc0_se7_uart_sleep-.�/soc/pinctrl@75C0000/qup_ssc0_se8_i2c_active,.�/soc/pinctrl@75C0000/qup_ssc0_se8_i2c_sleep-.�/soc/pinctrl@75C0000/qup_ssc0_se8_i3c_active,//soc/pinctrl@75C0000/qup_ssc0_se8_i3c_sleep1//soc/pinctrl@75C0000/qup_ssc0_se8_i3c_ibi_active0/:/soc/pinctrl@75C0000/qup_ssc0_se8_i3c_ibi_sleep./U/soc/pinctrl@75C0000/qup_ssc0_se10_i2c_active-/n/soc/pinctrl@75C0000/qup_ssc0_se10_i2c_sleep./�/soc/pinctrl@75C0000/qup_ssc0_se10_spi_active-/�/soc/pinctrl@75C0000/qup_ssc0_se10_spi_sleep//�/soc/pinctrl@75C0000/qup_ssc0_se10_uart_active./�/soc/pinctrl@75C0000/qup_ssc0_se10_uart_sleep
/�/soc/vdd_mxa
/�/soc/vdd_mxc/�/soc/vdd_cx0/soc/vdd_lpi_mx0/soc/vdd_lpi_cx0/soc/clock-controller@1000000/soc/clock-controller@1f400000(/soc/clock-controller@770000008/soc/clock-controller@6bc00000G/soc/clock-controller@7b000000U/soc/clock-controller@6e400000d/soc/clock-controller@7a000000h/soc/cesta@7213000"0t/soc/qdss/tpath_lpass_lpi_dl_tpda&0�/soc/qdss/tpath_lpass_lpi_crm_dl_tpda+0�/soc/qdss/tpath_lpass_lpi_audio_hm_dl_tpda0�/soc/qdss/tpath_lpi_stm0�/soc/qdss/tpath_lpi_etm0�/soc/qdss/tpath_sdc_etm0�/soc/qdss/tpath_stm0�/soc/qdss/tpath_sdc_itm1/soc/qdss/tpath_lpass_lpi_noc1/soc/qdss/tpath_lpi_aon_noc11/soc/qdss/tpath_aoc1;/soc/qdss/tpath_enpu0_noc1K/soc/qdss/tpath_enpu1_noc1[/soc/funnel@100410001w/soc/funnel@11c440001�/soc/funnel@11c500001�/soc/funnel@11c04000M/soc/tnoc@11c310001�/soc/tnoc@11c390000z/soc/tpda@11c470000�/soc/tpda@11c530000�/soc/tpda@11c550001�/soc/systemcache@204000001�/soc/spmi-bus@c4000001�/soc/spmi-bus@c400000/pmic@062	/soc/spmi-bus@c400000/pmic@0/spmi-vadc@92/therm_table2/soc/spmi-bus@c4360002/soc/spmi-bus@c4470002)/soc/ibi_ssc_0_cfg@750000027/soc/ibi_ssc_1_cfg@75100002E/soc/ibi_ssc_2_cfg@75200002S/soc/ibi_ssc_3_cfg@75300002a/soc/ibi_ssc_4_cfg@75400002o/soc/ibi_ssc_5_cfg@75500002}/soc/ibi_ssc_6_cfg@756000092�/soc/kernel_test_devices@0/interrupt-controller@101400002�/sw	modelcompatible#address-cells#size-cellsproc-namechip-infophandleregclientprotocol-nameprotocol-idxinterrupt-parentinterrupts#signalsclient-mappingoffsetout-masktimer-nametimer-freqtimer-numtimer-interruptngpioswidthidqcom,strongpullegpiogpio-controller#gpio-cellsinterrupt-typesinterrupt-namessummary-targetprocglobal-ctxt-namemuxconfigqcom,slewrateqcom,sleep-configregulator-nameregulator-min-microvoltregulator-max-microvoltregulator-init-microvoltqcom,resource-nameqcom,all-pd-regulatorqcom,lpr-enableqcom,drv-idreg-names#clock-cellssupported-hostshostremote-hostfifo-sizemtu-sizeirq-outqos-max-ratechannel-namemailbox-area-size-bytesmaster-mailbox-size-bytesmax-tx-pending-itemsis-mastermailbox-desc-starthost-nametransportremote-ssch-nameoptionsprioritystack-sizeintentshost-idfflagsmax-entriesdestirqcore-top-csr-strtcsr-basemutex-offsets-datawonce-offsetsbase_portnum_portsatidsync_periodtpdm_nametpdatpda_portdatasetcmb_sizecti_channelscti_triggersdbg_regspwrdbg_ctrl_reglpi_funnellpi_funnel_portport_ddrss_lpi_slice0ddrss_lpi_trace_noctpathcti_nametnoc_idtnoc_funnel_nametstypetpda_nameport_occupied_maskllcc-common-regllcc-lcp-regchannel-mode-checklpi-basenum-lpi-channelsscidvalueuse-interruptsidmidpmicbidtherm-tbllabelhw-chhw-settleavg-spdec-ratiocal-methodscalingscale-fcnpull-upasidarr_idtablehw-common-paramsadctm-hw-paramstrip-rangenum_ssc_qupibi_baseprotocolse_island_configtre_list_sizeibi_se_indexse_modeload_fwdfs_modeibi_idgpiigpii_irqmgr_irqstatusclock-namesclocksqup_idqup_common_offsetse_wrapper_base_offsetcore_frequencyqup_flagsnum_sesdc_gpii_listcore_offsetibi_instancese_flagsFIFO_MODEprotocol_supportedinterface_supportednum_gpiisring_size_multipliercore_irqpdc_irqparent_wakeup_gpioshared_seod_frequencyi2c_hs_i3c_src_freqis_pipeline_enablepinctrl-namespinctrl-0pinctrl-1pinctrl-2pinctrl-3pinctrl-4pinctrl-5pinctrl-6pinctrl-7pinctrl-8pinctrl-9num_top_qupsirq_numqup0_cfgqup1_cfgqup2_cfgqup3_cfggsi_patcsr_addrtcsr_gpii_offsettcsr_irqgpii_interruptsnum_gpiiactiveuStructVerpszInstNameuaMasterEApszHwioBaseuHwioBaseOffsetuHwioBasehBamDevuIntIduBamIntIduMyEEsmbus_clksmbus_datauGpioIntNumuaNumEndPointsuaVoltageVotebIsLpiTlmmLAuaEAuDataLineMasknum_device_propstlmm_name_strsvs_npa_stris_masterdefault_clock_gearprog_bam_trustisland_votesubsystem_sleep_votetlmm_clk_offsettlmm_data_offsettlmm_clk_valtlmm_data_valsvs_npause_gpio_intlog_levelno_retentionnum_local_portslocal_port_baselocal_channel_baseshared_channel_basenum_local_countersis_lpm_used_for_mgr_bam_translpm_mgr_sb_region_baselpm_mgr_sb_region_sizeis_lpm_sat_sb_region_dump_enablelpm_sat_sb_region_baselpm_sat_sb_region_sizeee_assignrevMmpmCoreIdTypeMmpmCoreInstanceIdTypepClientNamepwrCtrlFlagcallBackFlagMMPM_CallbackcbFcnStackSizeinterrupt-controller#interrupt-cellsmessageservice_idinstance_idqdss_service_idimage_idxeic_crash_enableeic_crash_typeeic_crash_delaypd_timeout_exit_msecthreshold_timeout_secnum_pdrs_logpd_binary_local_pathpd_binary_remote_pathpd_namepd_mon_install_attrpd_mon_image_sw_idsubdomain_namepd_mon_restart_enablepd_mon_dump_disablercinit_term_err_fatal_enablercinit_term_timeoutrcinit_term_timeout_group_0rcinit_term_timeout_group_1rcinit_term_timeout_group_2rcinit_term_timeout_group_3rcinit_term_timeout_group_4rcinit_term_timeout_group_5rcinit_term_timeout_group_6rcinit_term_timeout_group_7rcinit_term_latency_enableservreg_local_domainservreg_soc_nameservreg_domain_nameservreg_subdomain_nameservreg_qmi_instance_idssctl_srvsys_m_smem_ssr_reswdog_nmi_timewdog_bite_timewdog_bark_timewdog_statuswdog_ctlwdog_bite_nmiwdog_resetwdog_nmi_time_data_bmskwdog_bite_time_data_bmskwdog_bark_time_data_bmskwdog_ctl_wdog_to_nmi_en_bmskwdog_ctl_wdog_to_nmi_en_shftwdog_ctl_enable_bmskwdog_ctl_enable_shftwdog_reset_wdog_reset_shftimage_idpram_namept_namewdog_irq_numerr_irq_numcode_ram_addrdata_ram_addrcode_ram_sizedata_ram_sizepram_addrssc_sdc_physpool_addrssc_sdc_physpool_sizeipcmem_physpool_addripcmem_physpool_sizefree-gpiosinterconnectsinterconnect-namesinterconnect-modesinterconnect-0interconnect-1interconnect-2llccsscid-mapping-regusecase-iddump-poolsdiag_cmd_request_fdiag_start_stress_test_fdiag_stress_test_loopbackdiag_legacy_health_count_basediag_get_max_req_pkt_lendiag_delay_health_count_basediag_dcm_cmd_reg_test_basediag_ulogdiag_processor_iddiag_subsys_id_basediag_flow_control_count_basediag_dsm_chained_count_basediag_get_cmd_reg_tbldiag_subsys_mask_retrieval_basediag_f3_trace_set_configdiag_tx_mode_configdiag_stress_test_delayed_rspdiag_drop_threshold_configdiag_query_enablediag_get_time_apidiag_get_drop_perdiag_uimage_health_statsdiag_start_stress_test_adv_fdiag_health_stats_basediag_get_set_drain_paramdiag_set_drain_propdiag_health_report_configdiag_get_set_client_settingsdiag_lock_buffer_apidiag_instance_id_basediag_err_ulog_sizediag_debug_ulog_sizediag_cmd_ulog_sizediag_data_ulog_sizediag_qdss_ulog_sizediag_ctrl_ulog_sizediag_listener_ulog_sizediag_sendbuf_dbg_ulog_sizediag_dsqb_ulog_sizediag_mpd_drain_timer_lendiag_mpd_buf_commit_thresh_perdiag_mpd_buf_drain_thresh_perdiag_event_timer_lendiag_event_rpt_pkt_len_sizediag_event_rpt_pkt_sizediag_drain_timer_lendiag_event_send_maxdiag_event_heap_sizediag_ctrl_send_buf_sizediag_ctrl_read_buf_sizediag_cmd_read_buf_sizediag_event_sec_heap_sizediag_dci_read_buf_sizediag_rsp_heap_sizediag_heap_sizediag_f3_trace_buf_sizediag_buf_sizediag_rsp_alloc_retry_timer_lendiag_mask_notify_timer_lendiag_tx_sleep_threshold_defaultdiag_tx_sleep_time_defaultdiag_core_pd_drain_thresholddiag_sio_timeout_timer_lendiag_cmd_read_tout_timer_lendiag_max_active_listenersdiag_many_drain_per_markdiag_few_drain_per_markdiag_hdlc_pad_lendiag_stress_task_sleep_completediag_buf_commit_thresholddiag_buffer_default_lock_statediag_drop_flow_cnt_incrdiag_drop_per_step_maxdiag_drop_per_threshold_maxdiag_deferrable_timerdiag_deferrable_timer_exdiag_send_data_buf_size_maxdiag_min_send_data_sizediag_msg_fmt_str_arg_sizediag_event_rpt_pkt_len_size_nrtdiag_event_rpt_pkt_size_nrtdiag_event_send_max_nrtdiag_event_timer_len_nrtdiag_tx_sleep_threshold_nrtdiag_tx_sleep_time_nrtdiag_drain_timer_len_nrtdiagbuf_commit_threshold_nrtdiag_mpd_commit_thresh_nrt_perdiag_uimage_drain_timer_lendiag_uimage_buf_high_per_wmdiag_uimage_f3_trace_buf_sizediag_uimage_pooldiag_uimage_test_pooldiag_early_log_controldiag_early_log_maskdiag_early_event_maskdiag_early_message_maskdiag_f3_trace_controldiag_f3_trace_detail_maskdiag_f3_trace_versionTHREAD_NUMBEROVERHANG_VOTE_TIMEOUT_MSDEBUG_LEVELbaseAddrphysAddrcoreIdpwrDomaincoreClockInstancesmasterBusPortInstancesslaveBusPortInstancesnumInstancesmemIdclkIdclkTypeclkCntlTypeclkNameclkSrcIdmemoryIdportConnectionbusClkregProgClocksicbarbMasteraccessPorticbarbSlavemasterPortslavePortpwrDomainNamepwrDomainTypeintrReinitTriggerintrReinitDonesecurityClocksclientNumrouteshw_instancemasterIcbPortslaveIcbPortminindex0index1index2index3index4index5index6index7index8index9index10socipcc_mprocipcc_compute_l0ipcc_compute_l1ipcc_periphipcc_legacySystemTimerWakeUpTimertlmmqup0_se0_l0qup0_se0_l1qup0_se0_l2qup0_se0_l3qup0_se1_l0qup0_se1_l1qup0_se1_l2qup0_se1_l3qup0_se2_l0qup0_se2_l1qup0_se2_l2qup0_se2_l3qup0_se2_l4qup0_se2_l5qup0_se2_l6qup0_se3_l0qup0_se3_l1qup0_se3_l2qup0_se3_l3qup0_se3_l4qup0_se3_l5qup0_se3_l6qup0_se4_l0qup0_se4_l1qup0_se4_l2qup0_se4_l3qup0_se5_l0qup0_se5_l1qup0_se5_l2qup0_se5_l3qup0_se6_l0qup0_se6_l1qup0_se6_l2qup0_se6_l3qup0_se7_l0qup0_se7_l1qup0_se7_l2qup0_se7_l3qup1_se0_l0qup1_se0_l1qup1_se0_l2qup1_se0_l3qup1_se1_l0qup1_se1_l1qup1_se1_l2qup1_se1_l3qup1_se2_l0qup1_se2_l1qup1_se2_l2qup1_se2_l3qup1_se2_l4qup1_se2_l5qup1_se2_l6qup1_se3_l0qup1_se3_l1qup1_se3_l2qup1_se3_l3qup1_se3_l4qup1_se3_l5qup1_se3_l6qup1_se4_l0qup1_se4_l1qup1_se4_l2qup1_se4_l3qup1_se5_l0qup1_se5_l1qup1_se5_l2qup1_se5_l3qup1_se6_l0qup1_se6_l1qup1_se6_l2qup1_se6_l3qup1_se7_l0qup1_se7_l1qup1_se7_l2qup1_se7_l3qup2_se0_l0qup2_se0_l1qup2_se0_l2qup2_se0_l3qup2_se1_l0qup2_se1_l1qup2_se1_l2qup2_se1_l3qup2_se2_l0qup2_se2_l1qup2_se2_l2qup2_se2_l3qup2_se2_l4qup2_se2_l5qup2_se2_l6qup2_se3_l0qup2_se3_l1qup2_se3_l2qup2_se3_l3qup2_se3_l4qup2_se3_l5qup2_se3_l6qup2_se4_l0qup2_se4_l1qup2_se4_l2qup2_se4_l3qup2_se5_l0qup2_se5_l1qup2_se5_l2qup2_se5_l3qup2_se6_l0qup2_se6_l1qup2_se6_l2qup2_se6_l3qup2_se7_l0qup2_se7_l1qup2_se7_l2qup2_se7_l3qup3_se0_l0qup3_se0_l1qup3_se0_l2qup3_se0_l3qup3_se0_l4qup3_se0_l5qup3_se0_l6qup3_se0_l7qup3_se1_l0qup3_se1_l1qup3_se1_l2qup3_se1_l3qup3_se1_l4qup3_se1_l5qup3_se1_l6qup3_se1_l7GPIO_config_activeGPIO_config_idleGPIO_config_sleepGPIO_config_wakelpi_tlmmslimbus_clkslimbus_dataslimbus_default_gpio_cfgssc_tlmmssc_gpio_10_clkssc_gpio_11_clkssc_gpio_12_clkssc_gpio_13_clkssc_gpio_18_clkssc_gpio_19_clkssc_gpio_24_clkssc_gpio_25_clkssc_gpio_26_clk_reservedssc_gpio_27_clk_reservedssc_gpio_28_clk_reservedssc_gpio_29_clk_reservedssc_gpio_30_clk_reservedssc_gpio_31_clk_reservedssc_gpio_34_clk_reservedssc_gpio_35_clk_reservedssc_gpio_6_clkssc_gpio_7_clkssc_qupv3_se0_0ssc_qupv3_se0_1ssc_qupv3_se10_0ssc_qupv3_se10_1ssc_qupv3_se10_2ssc_qupv3_se10_3ssc_qupv3_se11_0_reservedssc_qupv3_se11_1_reservedssc_qupv3_se11_2_reservedssc_qupv3_se11_3_reservedssc_qupv3_se12_0_reservedssc_qupv3_se12_1_reservedssc_qupv3_se13_0_reservedssc_qupv3_se13_1_reservedssc_qupv3_se13_2_reservedssc_qupv3_se13_3_reservedssc_qupv3_se14_0_reservedssc_qupv3_se14_1_reservedssc_qupv3_se1_0ssc_qupv3_se1_1ssc_qupv3_se1_2_reservedssc_qupv3_se1_3_reservedssc_qupv3_se2_0ssc_qupv3_se2_1ssc_qupv3_se2_2ssc_qupv3_se2_3ssc_qupv3_se2_4ssc_qupv3_se2_5ssc_qupv3_se3_0ssc_qupv3_se3_1ssc_qupv3_se4_0ssc_qupv3_se4_1ssc_qupv3_se4_2ssc_qupv3_se4_3ssc_qupv3_se4_4ssc_qupv3_se4_5ssc_qupv3_se5_0ssc_qupv3_se5_1ssc_qupv3_se5_2ssc_qupv3_se5_3ssc_qupv3_se6_0ssc_qupv3_se6_1ssc_qupv3_se6_2ssc_qupv3_se6_3ssc_qupv3_se7_0ssc_qupv3_se7_1ssc_qupv3_se7_2ssc_qupv3_se7_3ssc_qupv3_se8_0ssc_qupv3_se8_1ssc_qupv3_se9_0_reservedssc_qupv3_se9_1_reservedqup_ssc0_se0_i2c_activequp_ssc0_se0_i2c_sleepqup_ssc0_se0_i3c_activequp_ssc0_se0_i3c_sleepqup_ssc0_se0_i3c_ibi_activequp_ssc0_se0_i3c_ibi_sleepqup_ssc0_se1_i2c_activequp_ssc0_se1_i2c_sleepqup_ssc0_se1_i3c_activequp_ssc0_se1_i3c_sleepqup_ssc0_se1_i3c_ibi_activequp_ssc0_se1_i3c_ibi_sleepqup_ssc0_se2_i2c_activequp_ssc0_se2_i2c_sleepqup_ssc0_se2_i3c_activequp_ssc0_se2_i3c_sleepqup_ssc0_se2_i3c_ibi_activequp_ssc0_se2_i3c_ibi_sleepqup_ssc0_se2_spi_activequp_ssc0_se2_spi_sleepqup_ssc0_se2_uart_activequp_ssc0_se2_uart_sleepqup_ssc0_se3_i2c_activequp_ssc0_se3_i2c_sleepqup_ssc0_se3_i3c_activequp_ssc0_se3_i3c_sleepqup_ssc0_se3_i3c_ibi_activequp_ssc0_se3_i3c_ibi_sleepqup_ssc0_se4_i2c_activequp_ssc0_se4_i2c_sleepqup_ssc0_se4_spi_activequp_ssc0_se4_spi_sleepqup_ssc0_se4_uart_activequp_ssc0_se4_uart_sleepqup_ssc0_se5_i2c_activequp_ssc0_se5_i2c_sleepqup_ssc0_se5_i3c_activequp_ssc0_se5_i3c_sleepqup_ssc0_se5_i3c_ibi_activequp_ssc0_se5_i3c_ibi_sleepqup_ssc0_se5_spi_activequp_ssc0_se5_spi_sleepqup_ssc0_se5_uart_activequp_ssc0_se5_uart_sleepqup_ssc0_se6_i2c_activequp_ssc0_se6_i2c_sleepqup_ssc0_se6_i3c_activequp_ssc0_se6_i3c_sleepqup_ssc0_se6_i3c_ibi_activequp_ssc0_se6_i3c_ibi_sleepqup_ssc0_se6_spi_activequp_ssc0_se6_spi_sleepqup_ssc0_se6_uart_activequp_ssc0_se6_uart_sleepqup_ssc0_se7_i2c_activequp_ssc0_se7_i2c_sleepqup_ssc0_se7_spi_activequp_ssc0_se7_spi_sleepqup_ssc0_se7_uart_activequp_ssc0_se7_uart_sleepqup_ssc0_se8_i2c_activequp_ssc0_se8_i2c_sleepqup_ssc0_se8_i3c_activequp_ssc0_se8_i3c_sleepqup_ssc0_se8_i3c_ibi_activequp_ssc0_se8_i3c_ibi_sleepqup_ssc0_se10_i2c_activequp_ssc0_se10_i2c_sleepqup_ssc0_se10_spi_activequp_ssc0_se10_spi_sleepqup_ssc0_se10_uart_activequp_ssc0_se10_uart_sleepvdd_mxavdd_mxcvdd_cxvdd_lpi_mxvdd_lpi_cxgcclpass_aon_cclpass_aon_mx_cclpass_audio_cclpass_core_cclpass_lpmla_ccscclpass_cestatpath_lpass_lpi_dl_tpdatpath_lpass_lpi_crm_dl_tpdatpath_lpass_lpi_audio_hm_dl_tpdatpath_lpi_stmtpath_lpi_etmtpath_sdc_etmtpath_stmtpath_sdc_itmtpath_lpass_lpi_noctpath_lpi_aon_noctpath_aoctpath_enpu0_noctpath_enpu1_nocin_fun0_in_fun0_cxatbfunnellpass_lpi_fun0_fun0_cxatbfunnellpass_lpi_fun1_fun1_cxatbfunnelaoss_apb_fun0ddrss_lpi_slice1ddrss_lpi_trace_nocsystemcache0spmi_buspmk8850_0therm_tablespmi_bus1spmi_bus2ibi_ssc_0_cfgibi_ssc_1_cfgibi_ssc_2_cfgibi_ssc_3_cfgibi_ssc_4_cfgibi_ssc_5_cfgibi_ssc_6_cfgintcsw�
��X8
x(�
@qcom,glymurqcom,glymur board-id,audio_process-glymur-1.0-adsp6�soc @cxstmtrace@16000000qcom,stmtraceHL�V@lpistmtrace@7100000qcom,stmtraceHL�V@sw@corecpt_boot_test``lwtest1����������lw*�My Secret Message, Please keep it secret!test2test_types�����U����
��󵳥�U#4������������4Vx�eC!%���(<�������穣����4Vx����ܺ�vT2Mtest_pic_3	qcom,picd test_uart1
qcom,uartd �lbaserxtxtest_uart2
qcom,uartd  PD_Access_controlvUOEM_Flavor_Validation�mprocqmiqcsiqcom,qmi_qcsi_user_pd_configqmi_qcsi_ping_server_config��!debugtraceqcom,debugtrace�	debugtoolstms_diagqcom,tms_diag��eic	qcom,eic���Zversion_tblqcom,image_version_tbl_idx�powerqdsp_pmpdqcom,pd-audio-process�diagqcom,audio_user_diagcfgdiagcfg_cmdg i3=Ql������diagcfg_param��  :N�c��2�������1G`z� �AUDIO_ISLAND_TCM_PHYSPOOL�QSH_ISLAND_POOL__symbols__�/soc�/sw	modelcompatible#address-cells#size-cellsproc-namechip-infophandleregbase_portnum_portstest_configtest_bool1test_bool2test_vertest_uint8_listtest_uint16test_uint32test_uint32_listtest_uint64test_stringtest_uint8test_uint8_list_emptytest_uint16_listtest_uint16_list_emptytest_uint32_list_emptytest_uint64_listtest_uint64_list_emptyreg_altreg-namesPD_indicatortest_oem_entryservice_idinstance_idqdss_service_idimage_ideic_crash_enableeic_crash_typeeic_crash_delayimage_idxQDI_QDSP_PM_USER_IDdiag_test_cmd_fdiag_v2_test_cmd_fdiag_legacy_health_count_basediag_ulogdiag_processor_iddiag_subsys_id_basediag_lsm_cmd_reg_test_basediag_get_set_drain_paramdiag_f3_trace_set_configdiag_health_stats_basediag_err_ulog_sizediag_debug_ulog_sizediag_qdss_ulog_sizediag_logtracker_ulog_sizediag_dsqb_ulog_sizediag_event_timer_lendiag_event_rpt_pkt_len_sizediag_event_rpt_pkt_sizediag_event_send_maxdiag_multipd_buf_sizediag_multipd_event_heap_sizediag_send_buf_size_data_userpddiag_lsm_stack_sizediag_stress_task_sleep_completediag_deferrable_timerdiag_deferrable_timer_exdiag_msg_fmt_str_arg_sizediag_uimage_mpd_buf_sizediag_uimage_f3_trace_buf_sizediag_uimage_pooldiag_uimage_test_poolsocsw�
��
h8�(��qcom,glymurqcom,glymur board-id,qsh_process-glymur-1.0-adsp6�soc @cxstmtrace@16000000qcom,stmtraceHL@V@lpistmtrace@7100000qcom,stmtraceHL@V@sw@corecpt_boot_testPD_Access_control`XOEM_Flavor_Validationmmprocqmiqcsiqcom,qmi_qcsi_user_pd_configqmi_qcsi_ping_server_config|�"debugtraceqcom,debugtrace�debugtoolstms_diagqcom,tms_diag��eic	qcom,eic���Zversion_tblqcom,image_version_tbl_idx�powerqdsp_pmpdqcom,pd-qsh-process�productssdcloaderqcom,sdcloadersdc_params�<!/�=Ka�sdc_physpoolUk�'P�diagqcom,sensor_user_diagcfgdiagcfg_cmd�h�j�=�6Oh'diagcfg_param� �������22F�\y������. LQSH_ISLAND_POOL]QSH_ISLAND_POOLqup_user_pd_featureqcom,sw-qup-user-pd-controllers__symbols__�/soc�/sw	modelcompatible#address-cells#size-cellsproc-namechip-infophandleregbase_portnum_portsPD_indicatortest_oem_entryservice_idinstance_idqdss_service_idimage_ideic_crash_enableeic_crash_typeeic_crash_delayimage_idxQDI_QDSP_PM_USER_IDwdog_irq_numerr_irq_numcode_ram_addrdata_ram_addrcode_ram_sizedata_ram_sizepram_addrssc_sdc_physpool_addrssc_sdc_physpool_sizeipcmem_physpool_addripcmem_physpool_sizediag_test_cmd_fdiag_v2_test_cmd_fdiag_legacy_health_count_basediag_ulogdiag_processor_iddiag_subsys_id_basediag_lsm_cmd_reg_test_basediag_get_set_drain_paramdiag_f3_trace_set_configdiag_health_stats_basediag_err_ulog_sizediag_debug_ulog_sizediag_qdss_ulog_sizediag_logtracker_ulog_sizediag_dsqb_ulog_sizediag_event_timer_lendiag_event_rpt_pkt_len_sizediag_event_rpt_pkt_sizediag_event_send_maxdiag_multipd_buf_sizediag_multipd_event_heap_sizediag_send_buf_size_data_userpddiag_lsm_stack_sizediag_stress_task_sleep_completediag_deferrable_timerdiag_deferrable_timer_exdiag_msg_fmt_str_arg_sizediag_uimage_mpd_buf_sizediag_uimage_f3_trace_buf_sizediag_uimage_pooldiag_uimage_test_pooluser_pd_island_enabledsocsw�
���P8e (0,d�qcom,mahuaqcom,mahua board-id,default_process-mahua-1.0-adsp6�soc @�ipcc 
qcom,ipccipcc@3e02000qcom,ipcc-protocolH�LSMPROCany�D�!":;<-.78@�ipcc@3e40000qcom,ipcc-protocolH�LSCOMPUTE_L0anN� 0�	!"
-.@�ipcc@3e80000qcom,ipcc-protocolH�LSCOMPUTE_L1an�� 0�	!"
-.@�ipcc@3ec0000qcom,ipcc-protocolH�LSPERIPHan�� D�
!",-.78@�ipcc_legacy@6888004H�@�ipcc_legacy_sdcqcom,ipcc-legacy��Ln89:;� �@timetick timer@68a2000qcom,timetickH� �SystemTimer�$���@�timer@68a3000qcom,timetickH�0�WakeUpTimer�$���@�pinctrl@f100000!qcom,glymur-pinctrlqcom,pinctrlH������n>OVBu�$}P4summarydirectconn0directconn1directconn2directconn3directconn4directconn5DWGPIOINTADSP@�qup0_se0_l0h@�qup0_se0_l1h@�qup0_se0_l2h@�qup0_se0_l3h@�qup0_se1_l0h@�qup0_se1_l1h@�qup0_se1_l2h@�qup0_se1_l3h@�qup0_se2_l0h@�qup0_se2_l1h	@�qup0_se2_l2h
@�qup0_se2_l3h@�qup0_se2_l4h@�qup0_se2_l5h@�qup0_se2_l6h@�qup0_se3_l0h@�qup0_se3_l1h
@�qup0_se3_l2h@�qup0_se3_l3h@�qup0_se3_l4h@�qup0_se3_l5h@�qup0_se3_l6h@�qup0_se4_l0h@�qup0_se4_l1h@�qup0_se4_l2h@�qup0_se4_l3h@�qup0_se5_l0h@�qup0_se5_l1h@�qup0_se5_l2h@�qup0_se5_l3h@�qup0_se6_l0h@�qup0_se6_l1h@�qup0_se6_l2h@�qup0_se6_l3h@�qup0_se7_l0h@�qup0_se7_l1h@�qup0_se7_l2h@�qup0_se7_l3h
@�qup1_se0_l0h @�qup1_se0_l1h!@�qup1_se0_l2h"@�qup1_se0_l3h#@�qup1_se1_l0h$@�qup1_se1_l1h%@�qup1_se1_l2h&@�qup1_se1_l3h'@�qup1_se2_l0h(@�qup1_se2_l1h)@�qup1_se2_l2h*@�qup1_se2_l3h+@�qup1_se2_l4h1@�qup1_se2_l5h2@�qup1_se2_l6h3@�qup1_se3_l0h,@�qup1_se3_l1h-@�qup1_se3_l2h.@�qup1_se3_l3h/@�qup1_se3_l4h!@�qup1_se3_l5h"@�qup1_se3_l6h#@�qup1_se4_l0h0@�qup1_se4_l1h1@�qup1_se4_l2h2@�qup1_se4_l3h3@�qup1_se5_l0h4@�qup1_se5_l1h5@�qup1_se5_l2h6@�qup1_se5_l3h7@�qup1_se6_l0h8@�qup1_se6_l1h9@�qup1_se6_l2h:@�qup1_se6_l3h;@�qup1_se7_l0h6@�qup1_se7_l1h7@�qup1_se7_l2h4@�qup1_se7_l3h5@�qup2_se0_l0h@@�qup2_se0_l1hA@�qup2_se0_l2hB@�qup2_se0_l3hC@�qup2_se1_l0hD@�qup2_se1_l1hE@�qup2_se1_l2hF@�qup2_se1_l3hG@�qup2_se2_l0hH@�qup2_se2_l1hI@�qup2_se2_l2hJ@�qup2_se2_l3hK@�qup2_se2_l4hQ@�qup2_se2_l5hR@�qup2_se2_l6hS@�qup2_se3_l0hL@�qup2_se3_l1hM@�qup2_se3_l2hN@�qup2_se3_l3hO@�qup2_se3_l4hA@�qup2_se3_l5hB@�qup2_se3_l6hC@�qup2_se4_l0hP@�qup2_se4_l1hQ@�qup2_se4_l2hR@�qup2_se4_l3hS@�qup2_se5_l0hT@�qup2_se5_l1hU@�qup2_se5_l2hV@�qup2_se5_l3hW@�qup2_se6_l0hX@�qup2_se6_l1hY@�qup2_se6_l2hZ@�qup2_se6_l3h[@�qup2_se7_l0hP@�qup2_se7_l1hQ@�qup2_se7_l2hR@qup2_se7_l3hS@qup3_se0_l0h�@qup3_se0_l1h�@qup3_se0_l2h@qup3_se0_l3h�@qup3_se0_l4h�@qup3_se0_l5h�@qup3_se0_l6h�@qup3_se0_l7h�@	qup3_se1_l0h(@
qup3_se1_l1h)@qup3_se1_l2h*@qup3_se1_l3h+@
qup3_se1_l4h1@qup3_se1_l5h2@qup3_se1_l6h3@qup3_se1_l7h0@pinctrl@7760000!qcom,glymur-pinctrlqcom,pinctrlHv���llzEEEEEEEEEEEEEEEEEEEEEEEEEEE@slimbus_clkh@slimbus_datah@slimbus_default_gpio_cfg��!�!@�pinctrl@75C0000!qcom,glymur-pinctrlqcom,pinctrlH\�-����zaaEEQQEEaaEEEEIEQQEEEEEEEEEEEEEEEEEEEEQQEEEEE@ssc_gpio_10_clkh
@ssc_gpio_11_clkh@ssc_gpio_12_clkh@ssc_gpio_13_clkh
@ssc_gpio_18_clkh@ssc_gpio_19_clkh@ssc_gpio_24_clkh@ssc_gpio_25_clkh@ssc_gpio_26_clk_reservedh@ssc_gpio_27_clk_reservedh@ssc_gpio_28_clk_reservedh@ssc_gpio_29_clk_reservedh@ssc_gpio_30_clk_reservedh@ ssc_gpio_31_clk_reservedh@!ssc_gpio_34_clk_reservedh"@"ssc_gpio_35_clk_reservedh#@#ssc_gpio_6_clkh@$ssc_gpio_7_clkh@%ssc_qupv3_se0_0h@ssc_qupv3_se0_1h@ssc_qupv3_se10_0h@ ssc_qupv3_se10_1h@!ssc_qupv3_se10_2h@"ssc_qupv3_se10_3h@#ssc_qupv3_se11_0_reservedh@&ssc_qupv3_se11_1_reservedh@'ssc_qupv3_se11_2_reservedh@(ssc_qupv3_se11_3_reservedh@)ssc_qupv3_se12_0_reservedh@*ssc_qupv3_se12_1_reservedh@+ssc_qupv3_se13_0_reservedh @,ssc_qupv3_se13_1_reservedh!@-ssc_qupv3_se13_2_reservedh"@.ssc_qupv3_se13_3_reservedh#@/ssc_qupv3_se14_0_reservedh$@0ssc_qupv3_se14_1_reservedh%@1ssc_qupv3_se1_0h@ssc_qupv3_se1_1h@ssc_qupv3_se1_2_reservedh@2ssc_qupv3_se1_3_reservedh@3ssc_qupv3_se2_0h@ssc_qupv3_se2_1h@	ssc_qupv3_se2_2h@
ssc_qupv3_se2_3h@ssc_qupv3_se2_4h@4ssc_qupv3_se2_5h	@5ssc_qupv3_se3_0h@ssc_qupv3_se3_1h	@
ssc_qupv3_se4_0h
@ssc_qupv3_se4_1h@ssc_qupv3_se4_2h@ssc_qupv3_se4_3h
@ssc_qupv3_se4_4h@6ssc_qupv3_se4_5h@7ssc_qupv3_se5_0h@ssc_qupv3_se5_1h@ssc_qupv3_se5_2h@ssc_qupv3_se5_3h@ssc_qupv3_se6_0h@ssc_qupv3_se6_1h@ssc_qupv3_se6_2h@ssc_qupv3_se6_3h@ssc_qupv3_se7_0h@ssc_qupv3_se7_1h@ssc_qupv3_se7_2h@ssc_qupv3_se7_3h@ssc_qupv3_se8_0h@ssc_qupv3_se8_1h@ssc_qupv3_se9_0_reservedh@8ssc_qupv3_se9_1_reservedh@9qup_ssc0_se0_i2c_active���@=qup_ssc0_se0_i2c_sleep���@>qup_ssc0_se0_i3c_active��
�
@?qup_ssc0_se0_i3c_sleep��!�!@@qup_ssc0_se0_i3c_ibi_active��
�
@Aqup_ssc0_se0_i3c_ibi_sleep��!�!@Bqup_ssc0_se1_i2c_active���@Cqup_ssc0_se1_i2c_sleep���@Dqup_ssc0_se1_i3c_active��
�
@Equp_ssc0_se1_i3c_sleep��!�!@Fqup_ssc0_se1_i3c_ibi_active��
�
@Gqup_ssc0_se1_i3c_ibi_sleep��!�!@Hqup_ssc0_se2_i2c_active��	�@Iqup_ssc0_se2_i2c_sleep��	�@Jqup_ssc0_se2_i3c_active��
	�
@Kqup_ssc0_se2_i3c_sleep��!	�!@Lqup_ssc0_se2_i3c_ibi_active��
	�
@Mqup_ssc0_se2_i3c_ibi_sleep��!	�!@Nqup_ssc0_se2_spi_active �X	X
XX@Oqup_ssc0_se2_spi_sleep ��!	�!
�!�!@Pqup_ssc0_se2_uart_active ��	�
��@Qqup_ssc0_se2_uart_sleep ��	�
��@Rqup_ssc0_se3_i2c_active��
�@Squp_ssc0_se3_i2c_sleep��
�@Tqup_ssc0_se3_i3c_active��

�
@Uqup_ssc0_se3_i3c_sleep��!
�!@Vqup_ssc0_se3_i3c_ibi_active��

�
@Wqup_ssc0_se3_i3c_ibi_sleep��!
�!@Xqup_ssc0_se4_i2c_active���@Yqup_ssc0_se4_i2c_sleep���@Zqup_ssc0_se4_spi_active �XXXX@[qup_ssc0_se4_spi_sleep ��!�!�!�!@\qup_ssc0_se4_uart_active �����@]qup_ssc0_se4_uart_sleep �����@^qup_ssc0_se5_i2c_active���@_qup_ssc0_se5_i2c_sleep���@`qup_ssc0_se5_i3c_active��
�
@aqup_ssc0_se5_i3c_sleep��!�!@bqup_ssc0_se5_i3c_ibi_active��
�
@cqup_ssc0_se5_i3c_ibi_sleep��!�!@dqup_ssc0_se5_spi_active �XXXX@equp_ssc0_se5_spi_sleep ��!�!�!�!@fqup_ssc0_se5_uart_active �����@gqup_ssc0_se5_uart_sleep �����@hqup_ssc0_se6_i2c_active���@iqup_ssc0_se6_i2c_sleep���@jqup_ssc0_se6_i3c_active��
�
@kqup_ssc0_se6_i3c_sleep��!�!@lqup_ssc0_se6_i3c_ibi_active��
�
@mqup_ssc0_se6_i3c_ibi_sleep��!�!@nqup_ssc0_se6_spi_active �XXXX@oqup_ssc0_se6_spi_sleep ��!�!�!�!@pqup_ssc0_se6_uart_active �����@qqup_ssc0_se6_uart_sleep �����@rqup_ssc0_se7_i2c_active���@squp_ssc0_se7_i2c_sleep���@tqup_ssc0_se7_spi_active �XXXX@uqup_ssc0_se7_spi_sleep ��!�!�!�!@vqup_ssc0_se7_uart_active �����@wqup_ssc0_se7_uart_sleep �����@xqup_ssc0_se8_i2c_active���@yqup_ssc0_se8_i2c_sleep���@zqup_ssc0_se8_i3c_active��
�
@{qup_ssc0_se8_i3c_sleep��!�!@|qup_ssc0_se8_i3c_ibi_active��
�
@}qup_ssc0_se8_i3c_ibi_sleep��!�!@~qup_ssc0_se10_i2c_active� �!�@qup_ssc0_se10_i2c_sleep� �!�@�qup_ssc0_se10_spi_active � X!X"X#X@�qup_ssc0_se10_spi_sleep � �!!�!"�!#�!@�qup_ssc0_se10_uart_active � �!�"�#�@�qup_ssc0_se10_uart_sleep � �!�"�#�@�vdd_mxaqcom,rpmh-arc-regulator�/vcs/vdd_mxa/vcs/vdd_mx�����mx.lvl�
@:vdd_mxcqcom,rpmh-arc-regulator
�/vcs/vdd_mxc�����mxc.lvl�
@;vdd_cxqcom,rpmh-arc-regulator�/vcs/vdd_cx�����cx.lvl�
@<vdd_lpi_mxqcom,rpmh-arc-regulator �/vcs/vdd_lpi_mx/vcs/vdd_ssc_mx�����lmx.lvl�
?��@=vdd_lpi_cxqcom,rpmh-arc-regulator!�/vcs/vdd_lpi_cx/vcs/vdd_ssc_int�����lcx.lvl�
?��@>clock-controller@100000qcom,gcc-glymurqcom,cc-glymur�H 0@P`p�������� 0@��/�/��)GCC_GPLL0_CM_PLL_TAYCAN_COMMONGCC_GPLL1_CM_PLL_TAYCAN_COMMONGCC_GPLL2_CM_PLL_TAYCAN_COMMONGCC_GPLL3_CM_PLL_TAYCAN_COMMONGCC_GPLL4_CM_PLL_TAYCAN_COMMONGCC_GPLL5_CM_PLL_TAYCAN_COMMONGCC_GPLL6_CM_PLL_TAYCAN_COMMONGCC_GPLL7_CM_PLL_TAYCAN_COMMONGCC_GPLL8_CM_PLL_TAYCAN_COMMONGCC_GPLL9_CM_PLL_TAYCAN_COMMONGCC_GPLL10_CM_PLL_ZONDA_COMMONGCC_GPLL11_CM_PLL_ZONDA_COMMONGCC_GPLL12_CM_PLL_ZONDA_COMMONGCC_GPLL13_CM_PLL_ZONDA_COMMONGCC_GPLL14_CM_PLL_TAYCAN_COMMONGCC_GPLL15_CM_PLL_TAYCAN_COMMONGCC_GPLL16_CM_PLL_TAYCAN_COMMONGCC_GPLL17_CM_PLL_TAYCAN_COMMONGCC_GPLL18_CM_PLL_TAYCAN_COMMONGCC_GPLL19_CM_PLL_TAYCAN_COMMONGCC_JBIST_CM_PLL_JBIST4_COMMONGCC_AHB2PHY_SWMANGCC_AHB2PHY_BROADCAST_SWMANGCC_CLK_CTL_REGGCC_RPU_RPUQ11_512_CL36L12_LEGCC_RPU_XPU43@?clock-controller@1f40000(qcom,lpass_aon_cc-glymurqcom,cc-glymurPH������ ��`�p�&�<)TCSR_TCSR_REGSLPASS_QDSP6SS_QDSP6SS_PUBLPASS_QDSP6SS_QDSP6SS_QDSP6SSV81_CORE_CC_SWILPASS_QDSP6SS_PLL_PLL_CM_PLL_TAYCAN_COMMONLPASS_QDSP6SS_QDSP6SSV81_CORE_CC_REGLPASS_AON_CC_PLL_CM_PLL_TAYCAN_COMMONLPASS_AON_CC_AHB2PHY_SWMANLPASS_AON_CC_AHB2PHY_BROADCAST_SWMANLPASS_AON_CC_LPASS_AON_CC_REGLPASS_LPI_TCM_REG3@;clock-controller@7700000+qcom,lpass_aon_mx_cc-glymurqcom,cc-glymur Hpp`ppp���)LPASS_AON_MX_CC_RO_PLL_CM_PLL_PONGO_COMMONLPASS_AON_MX_CC_AHB2PHY_SWMANLPASS_AON_MX_CC_AHB2PHY_BROADCAST_SWMANLPASS_AON_MX_CC_LPASS_AON_MX_CC_REG3@@clock-controller@6bc0000*qcom,lpass_audio_cc-glymurqcom,cc-glymur0H��� �`�p���)LPASS_AUDIO_CC_PLL_CM_PLL_ZONDA_COMMONLPASS_AUDIO_CC_DIG_PLL_CM_PLL_TAYCAN_COMMONLPASS_AUDIO_CC_LCC_PLL_CM_PLL_JBIST4_COMMONLPASS_AUDIO_CC_AHB2PHY_SWMANLPASS_AUDIO_CC_AHB2PHY_BROADCAST_SWMANLPASS_AUDIO_CC_LPASS_AUDIO_CC_REG3@Aclock-controller@7b00000)qcom,lpass_core_cc-glymurqcom,cc-glymur0H��`�p���0��)LPASS_LPASS_CORE_CC_DIG_PLL_LPASS_CORE_CC_DIG_PLL_CM_PLL_TAYCAN_COMMONLPASS_LPASS_CORE_CC_LPASS_CORE_CC_AHB2PHY_SWMANLPASS_LPASS_CORE_CC_LPASS_CORE_CC_AHB2PHY_BROADCAST_SWMANLPASS_LPASS_CORE_CC_LPASS_CORE_CC_LPASS_CORE_CC_REGLPASS_HW_AF_CORELPASS_CORE_GDSC3@Bclock-controller@6e40000*qcom,lpass_lpmla_cc-glymurqcom,cc-glymur H��`�p�@�)LPASS_LPMLA_CC_DIG_PLL_CM_PLL_TAYCAN_COMMONLPASS_LPMLA_CC_AHB2PHY_SWMANLPASS_LPMLA_CC_AHB2PHY_BROADCAST_SWMANLPASS_LPMLA_CC_LPASS_LPMLA_CC_REG3@Cclock-controller@7a00000qcom,scc-glymurqcom,cc-glymurH�)SSC_SCC_SCC_SCC_REG3@<cesta@7213000'qcom,lpass_cesta-glymurqcom,cc-glymur(H!0!4!8 !X!_@)LPASS_CRMBLPASS_CRMB_PTLPASS_CRMCLPASS_CRMVLPASS_CRM_COMMON@Dglinkqcom,glink @proc-infoPxport-smem-configedge-01Ua@kt|N xport-qmp-configedge-01	�aop_adspU���t��@ipc_routerqcom,ipc_routerproc-info�adsp�devcfg-glink-xalsedge-01SMEMapssIPCRTR (�1 <�� �smp2pqcom,smp2pproc-infoDLSsmp2p-interruptsintr-01_Rdintr-02_Rdsmem
qcom,smem
hCORE_TOP_CSRy� � 0�
@
@cxstmtrace@16000000qcom,stmtraceH��lpistmtrace@7100000qcom,stmtraceH��@cxstmcfg@10002000qcom,stmcfgH ���lpistmcfg@11c43000qcom,stmcfgH�0���cxetb@11c05000	qcom,tmcH�Plpietb@11c45000	qcom,tmcH�Ptpdm@11c46000
qcom,tpdmH�`�tpdm_31�$��tpdm@11c52000
qcom,tpdmH� �tpdm_62�%���tpdm@11c54000
qcom,tpdmH�@�tpdm_22�&��tpdm@11c34000
qcom,tpdmH�@�tpdm_50�'��tpdm@11c3c000
qcom,tpdmH��tpdm_8�(��qdss�0
� � �L�� L �!_!_� &)1A)tpath_lpass_lpi_dl_tpdaj*+)@7tpath_lpass_lpi_crm_dl_tpdaj*+)@8tpath_lpass_lpi_audio_hm_dl_tpdaj*+)@9tpath_lpi_stmj*+)@-tpath_lpi_etmj+)+@.tpath_sdc_etmj+)@/tpath_stmj,)@0tpath_sdc_itmj+)@1tpath_lpass_lpi_nocj+)@2tpath_lpi_aon_nocj+)@3tpath_aocj+)@4tpath_enpu0_nocj*+)@5tpath_enpu1_nocj*+)@6cti@11c35000	qcom,cti(pddrss_lpi_slice0cti_cti_qc_cti_extendedH�Pcti@11c42000	qcom,cti$plpass_lpi_cti_sdc_2_cti_sdc_2_csctiH� cti@11c4b000	qcom,cti&plpass_lpi_qdsp6_qdsp6ss_qdsp6ss_csctiHİcti@11c51000	qcom,cti"plpass_lpi_cti_3_cti_3_qc_cti_coreH�cti@11c41000	qcom,cti"plpass_lpi_cti_1_cti_1_qc_cti_coreH�cti@11c3d000	qcom,cti(pddrss_lpi_slice1cti_cti_qc_cti_extendedH��qdss_lpi_csr@6ee0000qcom,qdss_lpi_csrH�funnel@10041000
qcom,tfunnelH@,funnel@11c44000
qcom,tfunnelH�@@+funnel@11c50000
qcom,tfunnelH�@*funnel@11c04000
qcom,tfunnelH�@@)tnoc@11c31000
qcom,tnocy'H��*��)�port_ddrss_lpi_slice0ddrss_lpi_trace_noc@'tnoc@11c39000
qcom,tnocy(H�9��)�port_ddrss_lpi_slice0ddrss_lpi_trace_noc@(port_lpi_stm	qcom,gts�j-port_lpi_etm	qcom,gts�j.port_sdc_etm	qcom,gts�j/port_stm	qcom,gts�j0port_sdc_itm	qcom,gts�	j1port_lpass_lpi_noc	qcom,gts�j2port_lpi_aon_noc	qcom,gts�j3port_aoc	qcom,gts�
j4port_enpu0_noc	qcom,gts�j5port_enpu1_noc	qcom,gts�j6tpda@11c47000
qcom,tpdaH�p�tpda_26��j7@$tpda@11c53000
qcom,tpdaH�0�tpda_55�7�j8@%tpda@11c55000
qcom,tpdaH�P�tpda_56�8�j9@&systemcache@20400000qcom,systemcacheXH @ `!�!�!�!�"�"�"�"� (�)llcc_bcast_or_basellcc_bcast_and_basellcc0_basellcc1_basellcc2_basellcc3_basellcc4_basellcc5_basellcc6_basellcc7_baseddrss_regs_base��@��@�llc-islandqcom,llc-islandislands� island@c,80000000H�X�subsys_instanceqcom,subsys_instancespmi-bus@c400000qcom,spmi-pmic-arbH@� @Epmic@0qcom,spmi-pmicH @Fspmi-vadc@92qcom,spmi-vadcH�"&:vadc_ch_cfgVPH_PWR0VPH_PWR6�<FMWb�jt|vadc-avg-chgpio-maptherm_table@:therm_tb1��@�x�-��� �$����R��Ȩ	��(lm%�1�z� �%��*5`/��4�9��>��Ci�HV�MG|R;`W18\)ha"�fLk�p"uz�
\���
�vadctm_meas_cfg�VPH_PWR0VPH_PWR6����b�j|�'spmi-bus@c436000qcom,spmi-pmic-arbH@� @Gspmi-bus@c447000qcom,spmi-pmic-arbH@�" @Hssc_qup_fw_cfgqcom,qupfw-controller�ssc_qup_0se0_cfg��P����se1_cfg�@�Q����se2_cfg���R����se3_cfg���S����se4_cfg�	������se5_cfg�	@�T����se6_cfg�	��U����se7_cfg�	�������se8_cfg�
�V����se10_cfg�
�������ibi_ssc_0_cfg@7500000qcom,ibi-controllerHP M$)G2!:ok@Iibi_ssc_1_cfg@7510000qcom,ibi-controllerHQ M$)f2:ok@Jibi_ssc_2_cfg@7520000qcom,ibi-controllerHR M$)�2:ok@Kibi_ssc_3_cfg@7530000qcom,ibi-controllerHS M$)�2�:ok@Libi_ssc_4_cfg@7540000qcom,ibi-controllerHT M$)�2�:ok@Mibi_ssc_5_cfg@7550000qcom,ibi-controllerHU M$)�2�:ok@Nibi_ssc_6_cfg@7560000qcom,ibi-controllerHV M$)�2�:ok@Ossc_pwr_domainsqcom,ssc-pwr-domain-controller	Assc_gdscM;@��HSSC_QUP_0@7900000qcom,sscqup-controllerH�Acore2xcores-ahbm-ahb M<Sd�<d�4<��v<�^�,T[m��р��	�
:okSSC_QUP_0_SE_0qcom,se-controller��� ��ޘ����$+-�5�HR�_�sAse-clkM<H�J�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleep�=�>�?�@�A�B:okSSC_QUP_0_SE_1qcom,se-controller�@�� ��ޘ����$,-p5�HR�_�sAse-clkM<�ǞJ�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleep�C�D�E�F�G�H:okSSC_QUP_0_SE_2qcom,se-controller���� ��ޞ����$--5HR�_�sAse-clkM<~E:x�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleepspi-defaultspi-sleepuart-defaultuart-sleep�I�J�K�L�M�N�O�P�Q�R:okSSC_QUP_0_SE_3qcom,se-controller���� ��ޘ����$.-5HR�_�sAse-clkM<��wJ�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleep�S�T�U�V�W�X:okSSC_QUP_0_SE_4qcom,se-controller���� �������$/-5HR�_�sAse-clkM<*̉D�i2c-defaulti2c-sleepspi-defaultspi-sleepuart-defaultuart-sleep�Y�Z�[�\�]�^:okSSC_QUP_0_SE_5qcom,se-controller�@�� ��ޞ����$0-w5�HR�_�sAse-clkM<���x�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleepspi-defaultspi-sleepuart-defaultuart-sleep�_�`�a�b�c�d�e�f�g�h:okSSC_QUP_0_SE_6qcom,se-controller���� ��ޞ����$1-�5�HR�_�sAse-clkM<��x�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleepspi-defaultspi-sleepuart-defaultuart-sleep�i�j�k�l�m�n�o�p�q�r:okSSC_QUP_0_SE_7qcom,se-controller����� �������$*-5HR�_�sAse-clkM<�O��D�i2c-defaulti2c-sleepspi-defaultspi-sleepuart-defaultuart-sleep�s�t�u�v�w�x:okSSC_QUP_0_SE_8qcom,se-controller��� ��ޘ����$)-5HR�_�sAse-clkM<pP�J�i2c-defaulti2c-sleepi3c-defaulti3c-sleepi3c_ibi-defaulti3c_ibi-sleep�y�z�{�|�}�~:okSSC_QUP_0_SE_10qcom,se-controller����� �
����	��$�-�5�HR�_�sAse-clkM<���D�i2c-defaulti2c-sleepspi-defaultspi-sleepuart-defaultuart-sleep�����������:okqup_tcsr_infoqcom,quptcsr-controller�tcsr_cfg0k
���
������(tcsr_cfg1�
���
������(gsi_infoqcom,gsi-controllergsi_qup_01�@8��TBSZ@\lu�gsi_qup_11�@8��hBS[@\lu�gsi_qup_21�@8���BSd@\lu�gsi_qup_31�@8��pBSj@\lu�gsi_ssc_qup_01�@8BS@\ !"#$%&'(lu�SlimbusBSPqcom,smbus-controller|�SLIMBUS�0�LPASS������@����2�B�slimbus-default���			!sb_0_DeviceProps	,�	/0	4sb_1_DeviceProps	,�	/0	4sb_2_DeviceProps	,�	/0	4sb_3_DeviceProps	,�	/0	4sb_4_DeviceProps	,�	/0	4sb_5_DeviceProps	,�	/ 	4sb_6_DeviceProps	,�	/ 	4slimbus_gen_config_1	B	SLPASS	a/vcs/vdd_lpi_cx	m	w		�	�	�	�w0	�w@	�	�	�svs_npa_str	�


"
2
B
U�
i
|
���
�
�
��� sbMmpmRegParam!%j4KslimbusWcp~sbLpmMmpmRegParam!%{4KslimbusWcp~kernel_test_devices@0 Hninterrupt-controller@10140000test,interrupt-controlH��@device1@f101000qcom,test,singleton �Device region mapping with nameH�device1)test_reg_singleton]4int1device2@1011000qcom,test,singleton!�Device region mapping with index�device2H^4int2device3@0qcom,test,singleton�Device with no region mapping�device3H_4int3device4@1qcom,test,not_compatible�Device not compatible�device4H`
4zeroint4device5@1010000qcom,test,non_singleton �Device region mapping with nameH�device5)test_reg_non_singletonsw@Pcoreboot�mprocqmiqcsiqcom,qmi_qcsi_user_pd_configqmi_qcsi_ping_server_config�� debugtraceqcom,debugtrace�debugtoolsversion_tblqcom,image_version_tbl_idx�eic	qcom,eic��Zerr_qdi
qcom,err_qdi�P1G
pd_monaudio_process qcom,pd_mon_user_process_configT/ramfs/audio_lpai.mbn3i/rfs/root/vendor/firmware_mnt/image/audio_lpai.mbnaudio_process���	�audio_pdcharger_process qcom,pd_mon_user_process_configT i charger_process����charger_pdqsh_process qcom,pd_mon_user_process_configT/ramfs/qsh.mbn,i/rfs/root/vendor/firmware_mnt/image/qsh.mbnqsh_process���
�sensor_pdois_process qcom,pd_mon_user_process_configT/ramfs/ois_lpai.mbn,i/rfs/root/vendor/firmware_mnt/image/ois.mbnois_process����ois_pdpd_mon_restartqcom,pd_mon_restart��rcinitqcom,rcinit_cfgrcinit_config_spinor�
�d
u0
4�
P�
l�
��
��
��
��
�rcinit_config�
!4
�
4�
P�
l�
��
��
��
��
�tms_diagqcom,tms_diag0productspram_mgrqcom,pram_mgr	SSC_PRAMpram_partitionQMP&QMPfSENSORS&SENSORSf�BUSES&BUSESf GPI&GPIf(WIGIG&WIGIGfBUSES_DEBUG&BUSES_DEBUGfCAMERA_OIS&CAMERA_OISfSENSORS_OIS&SENSORS_OISfsdcloaderqcom,sdcloadersdc_params.<;GUc�qa�sdc_physpool���'P�systemcacheqcom,systemcache-sw���@clientsclient-0��client-1�-�client-2�.�llc-lpi-dumpqcom,llc-lpi-dumpJQSH_ISLAND_POOLSSC_ISLAND_POOLQSHTECH_ISLAND_POOLCAM_LLCC_ISLAND1_POOLdiagqcom,adsp_core_diagcfgdiagcfg_cmd8*R=pU�Z�����
)>^w�
����"�/F_s� �!diagcfg_param�@�� �$8Ld���
�
����2�G2[p� �@�� ��� 	 �.�M<h�������K+C�U�u��d���( D \v����� �/@L<k�Z� �QURTOS_ISLAND_POOL�QURTOS_ISLAND_POOLdiagcfg_early_log��_���� )diagcfg_f3_traceAW�qqdsp_pmconfigqcom,config_data���lpassRegRange���fl2ConfigRegRange��fcores-arraycore0�e���?core1�f���core2�g���"core3�h���core4�i���core5�j��Z�core6�l���!core7�m��U� core8�o���.core9�{���2core10�r���+core11�v���
/core12�w��_�core13�y���1core14�z���0core15�|�	�pq�67core16����l�core17����o�core18����m�core19����n�5memories-arraymemory0*�memory1*�clocks-arrayclock006>	J/clk/cpuR[�clock106>Jlpass_core_cc_core_clkR[�clock206>Jlpass_audio_cc_bus_clkR[�clock306>Jlpass_aon_cc_aon_h_clkR[�clock4066>Jlpass_aon_cc_lpi_noc_ls_clkR[�clock5076>Jlpass_aon_cc_lpi_noc_hs_clkR[�clock606> Jlpass_audio_cc_slimbus_core_clkR[�clock706>Jlpass_core_cc_lpm_core_clkR[�clock806> Jlpass_core_cc_lpm_mem0_core_clkR[�clock906>Jlpass_audio_cc_codec_mem_clkR[�clock1006>Jlpass_audio_cc_codec_mem0_clkR[�clock1106>Jlpass_audio_cc_codec_mem1_clkR[�clock1206>Jlpass_audio_cc_codec_mem2_clkR[�clock1306>Jlpass_audio_cc_codec_mem3_clkR[�clock1406>Jlpass_aon_mx_cc_va_mem0_clkR[�clock1506>Jlpass_aon_mx_cc_va_mem1_clkR[�clock1606>$Jlpass_core_cc_sysnoc_mport_core_clkR[�clock1706>Jlpass_audio_cc_bus_timeout_clkR[�clock180C6>(Jlpass_aon_cc_lpass_0_lpmla_ahb_odsc_clkR[�clock190D6>(Jlpass_aon_cc_lpass_1_lpmla_ahb_odsc_clkR[�clock2006>#Jlpass_core_cc_sysnoc_sway_core_clkR[�clock210?6>Jscc_ccd_ahb2ahb_m_clkR[�clock220@6>Jscc_ccd_ahb2ahb_s_clkR[�clock230A6>Jscc_ahb2ahb_s_clkR[�clock240B6>Jlpass_aon_mx_cc_ibi_clkR[�clock250U6>Jlpass_core_cc_resampler_clkR[�clock260Z6>Jlpass_audio_cc_slimbus_clkR[�clock270\6>Jlpass_core_cc_avsync_stc_clkR[�clock280]6>Jlpass_core_cc_avsync_atime_clkR[�clock290_6>Jlpass_core_cc_hw_af_clkR[�clock300`6>Jlpass_core_cc_hw_af_noc_clkR[�clock310p6>!Jlpass_lpmla_cc_lpass_0_lpmla_clkR[�clock320q6>!Jlpass_lpmla_cc_lpass_1_lpmla_clkR[�clock330v6> Jlpass_aon_cc_enpu_scheduler_clkR[�clock340l6>Jlpass_aon_cc_sdc_proc_fclk_clkR[�clock350o6>Jscc_ccd_clkR[�clock360n6>
Jscc_smem_clkR[�busport-arraybusPort0	dsz��busPort1	d@sz��busPort2	Ad@sz���busPort3	Bd@sz���busPort4	Cd@sz���busPort5	Dd@sz���busPort6	Ed@sz���busPort7	dsz���busPort8	dsz���busPort9	dsz���busPort10	dsz���busPort11	d@sz���busPort12	dsz���busPort13	
dsz���busPort14	d@s`z���busPort15	dsz���busPort16	d@sz�1�busPort17	d@sz�1�busPort18	dsz���busPort19	dsz���busPort20	dsz��$busPort21	dsz��$busPort22	dsz��$busPort23	 dsz��$busPort24	!dsz��$busPort25	"dsz��$busPort26	$d�sz��$busPort27	%d�sz���$busPort28	'd�sz�'�$busPort29	(d�sz��$busPort30	+dsz��$busPort31	1dsz��$busPort32	0dsz��$busPort33	.dsz��$busPort34	2dsz��$busPort35	/dsz��$busPort36	6dszC��$busPort37	7dszD��$busPort38	5dsnz���5busPort39	?dsz��?extroute-arrayextBusRoute0��%extBusRoute1�A�(extBusRoute2��%extBusRoute3�B�(extBusRoute4��%extBusRoute5�C�(extBusRoute6��%extBusRoute7�D�(extBusRoute8��%extBusRoute9�E�(mipsroute-arraymipsBwRoute0��%mipsBwRoute1�A�(pwrDomain-arraypwrDomain0��/core/cpu/latency�0���pwrDomain1�!�lpass_core_cc_lpass_core_hm_gdsc�0���pwrDomain2�!�lpass_aon_cc_lpass_audio_hm_gdsc�0���pwrDomain3���0���pwrDomain4��lpass_aon_cc_lpass_ssc_gdsc� 0���cestaBw-arrayclient0
lpasspath0*85cestaClk-arrayclk00lJlpass_aon_cc_sdc_proc_fclk_clkcestaPwrDomain-arraypwrDomain0��lpass_aon_cc_lpass_ssc_gdscfeatures-arrayfeature0�E�W�feature1�EWfeature2�EWfeature3�E��W���feature4�EWfeature5�EWfeature6�EWfeature7�EWfeature8�E�W���feature9�EW���feature10�E5��W���feature11�E/��W���feature12�EWfeature13�E�W�feature14�E$=XW���feature15�E��W	'�feature16�EWfeature17�EWfeature18�EWfeature19�EWfeature20�EWfeature21�EWfeature22�EWfeature23�EWfeature24�EWfeature25�EWfeature26�EWfeature27�EWfeature28�EWfeature29�EW���feature30�EWfeature31�EWfeature32�EWfeature33�EWfeature34�EWfeature35�EWfeature36�EWfeature37�EWconfig_archqcom,config_archcompensatedDdrBwTable0I��rp��0P������0Wܓ����X0^�t��2��0e �U��2��0l&�6����0s,��s���0z2����� �0�8�ـ�� �0�>����� �0���������� �adspsnocVoteTable8I�������'8P�������'8Wܓ����XX'8^�t��2���'8e �U�e����'8l&�6��O���'8s,������'8z2�������'8�8�ـ�U���'8�>���*����'8�������������'compensatedLecDdrBwTable0I�����X0P���2��0W����0^ׄs���0e�e�� �0l��������� �adspLecsnocVoteTable8I�����X8P���2��8W��O��8^ׄ���8e�e�U��8l�����������compensatedMlDdrBwTable0I��rp�X0PkI�����0WН��2��0^8����0eG�Ws���0l�n!�� �0s��������� �adspMlsnocVoteTable8I�����X8PkI�����8WН��2��8^8��O��8eG�W���8l�n!�U��8s�����������adspToLpiNocFreqTableI�0$�P$�	'�W3�
v��^=�P5eM��O�lbkPjmlToLpiNocFreqTableI$�$�PO�	'�WRH
v��^  5e&��O�l0�j__symbols__�/soc�/soc/ipcc/ipcc@3e02000�/soc/ipcc/ipcc@3e40000�/soc/ipcc/ipcc@3e80000�/soc/ipcc/ipcc@3ec0000�/soc/ipcc_legacy@6888004�/soc/timetick/timer@68a2000�/soc/timetick/timer@68a3000�/soc/pinctrl@f100000!�/soc/pinctrl@f100000/qup0_se0_l0!/soc/pinctrl@f100000/qup0_se0_l1!/soc/pinctrl@f100000/qup0_se0_l2!/soc/pinctrl@f100000/qup0_se0_l3!+/soc/pinctrl@f100000/qup0_se1_l0!7/soc/pinctrl@f100000/qup0_se1_l1!C/soc/pinctrl@f100000/qup0_se1_l2!O/soc/pinctrl@f100000/qup0_se1_l3![/soc/pinctrl@f100000/qup0_se2_l0!g/soc/pinctrl@f100000/qup0_se2_l1!s/soc/pinctrl@f100000/qup0_se2_l2!/soc/pinctrl@f100000/qup0_se2_l3!�/soc/pinctrl@f100000/qup0_se2_l4!�/soc/pinctrl@f100000/qup0_se2_l5!�/soc/pinctrl@f100000/qup0_se2_l6!�/soc/pinctrl@f100000/qup0_se3_l0!�/soc/pinctrl@f100000/qup0_se3_l1!�/soc/pinctrl@f100000/qup0_se3_l2!�/soc/pinctrl@f100000/qup0_se3_l3!�/soc/pinctrl@f100000/qup0_se3_l4!�/soc/pinctrl@f100000/qup0_se3_l5!�/soc/pinctrl@f100000/qup0_se3_l6!/soc/pinctrl@f100000/qup0_se4_l0!/soc/pinctrl@f100000/qup0_se4_l1!/soc/pinctrl@f100000/qup0_se4_l2!'/soc/pinctrl@f100000/qup0_se4_l3!3/soc/pinctrl@f100000/qup0_se5_l0!?/soc/pinctrl@f100000/qup0_se5_l1!K/soc/pinctrl@f100000/qup0_se5_l2!W/soc/pinctrl@f100000/qup0_se5_l3!c/soc/pinctrl@f100000/qup0_se6_l0!o/soc/pinctrl@f100000/qup0_se6_l1!{/soc/pinctrl@f100000/qup0_se6_l2!�/soc/pinctrl@f100000/qup0_se6_l3!�/soc/pinctrl@f100000/qup0_se7_l0!�/soc/pinctrl@f100000/qup0_se7_l1!�/soc/pinctrl@f100000/qup0_se7_l2!�/soc/pinctrl@f100000/qup0_se7_l3!�/soc/pinctrl@f100000/qup1_se0_l0!�/soc/pinctrl@f100000/qup1_se0_l1!�/soc/pinctrl@f100000/qup1_se0_l2!�/soc/pinctrl@f100000/qup1_se0_l3!�/soc/pinctrl@f100000/qup1_se1_l0!�/soc/pinctrl@f100000/qup1_se1_l1!/soc/pinctrl@f100000/qup1_se1_l2!/soc/pinctrl@f100000/qup1_se1_l3!#/soc/pinctrl@f100000/qup1_se2_l0!//soc/pinctrl@f100000/qup1_se2_l1!;/soc/pinctrl@f100000/qup1_se2_l2!G/soc/pinctrl@f100000/qup1_se2_l3!S/soc/pinctrl@f100000/qup1_se2_l4!_/soc/pinctrl@f100000/qup1_se2_l5!k/soc/pinctrl@f100000/qup1_se2_l6!w/soc/pinctrl@f100000/qup1_se3_l0!�/soc/pinctrl@f100000/qup1_se3_l1!�/soc/pinctrl@f100000/qup1_se3_l2!�/soc/pinctrl@f100000/qup1_se3_l3!�/soc/pinctrl@f100000/qup1_se3_l4!�/soc/pinctrl@f100000/qup1_se3_l5!�/soc/pinctrl@f100000/qup1_se3_l6!�/soc/pinctrl@f100000/qup1_se4_l0!�/soc/pinctrl@f100000/qup1_se4_l1!�/soc/pinctrl@f100000/qup1_se4_l2!�/soc/pinctrl@f100000/qup1_se4_l3!�/soc/pinctrl@f100000/qup1_se5_l0!/soc/pinctrl@f100000/qup1_se5_l1!/soc/pinctrl@f100000/qup1_se5_l2!/soc/pinctrl@f100000/qup1_se5_l3!+/soc/pinctrl@f100000/qup1_se6_l0!7/soc/pinctrl@f100000/qup1_se6_l1!C/soc/pinctrl@f100000/qup1_se6_l2!O/soc/pinctrl@f100000/qup1_se6_l3![/soc/pinctrl@f100000/qup1_se7_l0!g/soc/pinctrl@f100000/qup1_se7_l1!s/soc/pinctrl@f100000/qup1_se7_l2!/soc/pinctrl@f100000/qup1_se7_l3!�/soc/pinctrl@f100000/qup2_se0_l0!�/soc/pinctrl@f100000/qup2_se0_l1!�/soc/pinctrl@f100000/qup2_se0_l2!�/soc/pinctrl@f100000/qup2_se0_l3!�/soc/pinctrl@f100000/qup2_se1_l0!�/soc/pinctrl@f100000/qup2_se1_l1!�/soc/pinctrl@f100000/qup2_se1_l2!�/soc/pinctrl@f100000/qup2_se1_l3!�/soc/pinctrl@f100000/qup2_se2_l0!�/soc/pinctrl@f100000/qup2_se2_l1!/soc/pinctrl@f100000/qup2_se2_l2!/soc/pinctrl@f100000/qup2_se2_l3!/soc/pinctrl@f100000/qup2_se2_l4!'/soc/pinctrl@f100000/qup2_se2_l5!3/soc/pinctrl@f100000/qup2_se2_l6!?/soc/pinctrl@f100000/qup2_se3_l0!K/soc/pinctrl@f100000/qup2_se3_l1!W/soc/pinctrl@f100000/qup2_se3_l2!c/soc/pinctrl@f100000/qup2_se3_l3!o/soc/pinctrl@f100000/qup2_se3_l4!{/soc/pinctrl@f100000/qup2_se3_l5!�/soc/pinctrl@f100000/qup2_se3_l6!�/soc/pinctrl@f100000/qup2_se4_l0!�/soc/pinctrl@f100000/qup2_se4_l1!�/soc/pinctrl@f100000/qup2_se4_l2!�/soc/pinctrl@f100000/qup2_se4_l3!�/soc/pinctrl@f100000/qup2_se5_l0!�/soc/pinctrl@f100000/qup2_se5_l1!�/soc/pinctrl@f100000/qup2_se5_l2!�/soc/pinctrl@f100000/qup2_se5_l3!�/soc/pinctrl@f100000/qup2_se6_l0!�/soc/pinctrl@f100000/qup2_se6_l1! /soc/pinctrl@f100000/qup2_se6_l2! /soc/pinctrl@f100000/qup2_se6_l3! #/soc/pinctrl@f100000/qup2_se7_l0! //soc/pinctrl@f100000/qup2_se7_l1! ;/soc/pinctrl@f100000/qup2_se7_l2! G/soc/pinctrl@f100000/qup2_se7_l3! S/soc/pinctrl@f100000/qup3_se0_l0! _/soc/pinctrl@f100000/qup3_se0_l1! k/soc/pinctrl@f100000/qup3_se0_l2! w/soc/pinctrl@f100000/qup3_se0_l3! �/soc/pinctrl@f100000/qup3_se0_l4! �/soc/pinctrl@f100000/qup3_se0_l5! �/soc/pinctrl@f100000/qup3_se0_l6! �/soc/pinctrl@f100000/qup3_se0_l7! �/soc/pinctrl@f100000/qup3_se1_l0! �/soc/pinctrl@f100000/qup3_se1_l1! �/soc/pinctrl@f100000/qup3_se1_l2! �/soc/pinctrl@f100000/qup3_se1_l3! �/soc/pinctrl@f100000/qup3_se1_l4! �/soc/pinctrl@f100000/qup3_se1_l5! �/soc/pinctrl@f100000/qup3_se1_l6!!/soc/pinctrl@f100000/qup3_se1_l7!/soc/pinctrl@7760000!!/soc/pinctrl@7760000/slimbus_clk"!(/soc/pinctrl@7760000/slimbus_data.!5/soc/pinctrl@7760000/slimbus_default_gpio_cfg!N/soc/pinctrl@75C0000%!W/soc/pinctrl@75C0000/ssc_gpio_10_clk%!g/soc/pinctrl@75C0000/ssc_gpio_11_clk%!w/soc/pinctrl@75C0000/ssc_gpio_12_clk%!�/soc/pinctrl@75C0000/ssc_gpio_13_clk%!�/soc/pinctrl@75C0000/ssc_gpio_18_clk%!�/soc/pinctrl@75C0000/ssc_gpio_19_clk%!�/soc/pinctrl@75C0000/ssc_gpio_24_clk%!�/soc/pinctrl@75C0000/ssc_gpio_25_clk.!�/soc/pinctrl@75C0000/ssc_gpio_26_clk_reserved.!�/soc/pinctrl@75C0000/ssc_gpio_27_clk_reserved."	/soc/pinctrl@75C0000/ssc_gpio_28_clk_reserved.""/soc/pinctrl@75C0000/ssc_gpio_29_clk_reserved.";/soc/pinctrl@75C0000/ssc_gpio_30_clk_reserved."T/soc/pinctrl@75C0000/ssc_gpio_31_clk_reserved."m/soc/pinctrl@75C0000/ssc_gpio_34_clk_reserved."�/soc/pinctrl@75C0000/ssc_gpio_35_clk_reserved$"�/soc/pinctrl@75C0000/ssc_gpio_6_clk$"�/soc/pinctrl@75C0000/ssc_gpio_7_clk%"�/soc/pinctrl@75C0000/ssc_qupv3_se0_0%"�/soc/pinctrl@75C0000/ssc_qupv3_se0_1&"�/soc/pinctrl@75C0000/ssc_qupv3_se10_0&"�/soc/pinctrl@75C0000/ssc_qupv3_se10_1&"�/soc/pinctrl@75C0000/ssc_qupv3_se10_2&#/soc/pinctrl@75C0000/ssc_qupv3_se10_3/#!/soc/pinctrl@75C0000/ssc_qupv3_se11_0_reserved/#;/soc/pinctrl@75C0000/ssc_qupv3_se11_1_reserved/#U/soc/pinctrl@75C0000/ssc_qupv3_se11_2_reserved/#o/soc/pinctrl@75C0000/ssc_qupv3_se11_3_reserved/#�/soc/pinctrl@75C0000/ssc_qupv3_se12_0_reserved/#�/soc/pinctrl@75C0000/ssc_qupv3_se12_1_reserved/#�/soc/pinctrl@75C0000/ssc_qupv3_se13_0_reserved/#�/soc/pinctrl@75C0000/ssc_qupv3_se13_1_reserved/#�/soc/pinctrl@75C0000/ssc_qupv3_se13_2_reserved/$/soc/pinctrl@75C0000/ssc_qupv3_se13_3_reserved/$%/soc/pinctrl@75C0000/ssc_qupv3_se14_0_reserved/$?/soc/pinctrl@75C0000/ssc_qupv3_se14_1_reserved%$Y/soc/pinctrl@75C0000/ssc_qupv3_se1_0%$i/soc/pinctrl@75C0000/ssc_qupv3_se1_1.$y/soc/pinctrl@75C0000/ssc_qupv3_se1_2_reserved.$�/soc/pinctrl@75C0000/ssc_qupv3_se1_3_reserved%$�/soc/pinctrl@75C0000/ssc_qupv3_se2_0%$�/soc/pinctrl@75C0000/ssc_qupv3_se2_1%$�/soc/pinctrl@75C0000/ssc_qupv3_se2_2%$�/soc/pinctrl@75C0000/ssc_qupv3_se2_3%$�/soc/pinctrl@75C0000/ssc_qupv3_se2_4%$�/soc/pinctrl@75C0000/ssc_qupv3_se2_5%%/soc/pinctrl@75C0000/ssc_qupv3_se3_0%%/soc/pinctrl@75C0000/ssc_qupv3_se3_1%%+/soc/pinctrl@75C0000/ssc_qupv3_se4_0%%;/soc/pinctrl@75C0000/ssc_qupv3_se4_1%%K/soc/pinctrl@75C0000/ssc_qupv3_se4_2%%[/soc/pinctrl@75C0000/ssc_qupv3_se4_3%%k/soc/pinctrl@75C0000/ssc_qupv3_se4_4%%{/soc/pinctrl@75C0000/ssc_qupv3_se4_5%%�/soc/pinctrl@75C0000/ssc_qupv3_se5_0%%�/soc/pinctrl@75C0000/ssc_qupv3_se5_1%%�/soc/pinctrl@75C0000/ssc_qupv3_se5_2%%�/soc/pinctrl@75C0000/ssc_qupv3_se5_3%%�/soc/pinctrl@75C0000/ssc_qupv3_se6_0%%�/soc/pinctrl@75C0000/ssc_qupv3_se6_1%%�/soc/pinctrl@75C0000/ssc_qupv3_se6_2%%�/soc/pinctrl@75C0000/ssc_qupv3_se6_3%&/soc/pinctrl@75C0000/ssc_qupv3_se7_0%&/soc/pinctrl@75C0000/ssc_qupv3_se7_1%&+/soc/pinctrl@75C0000/ssc_qupv3_se7_2%&;/soc/pinctrl@75C0000/ssc_qupv3_se7_3%&K/soc/pinctrl@75C0000/ssc_qupv3_se8_0%&[/soc/pinctrl@75C0000/ssc_qupv3_se8_1.&k/soc/pinctrl@75C0000/ssc_qupv3_se9_0_reserved.&�/soc/pinctrl@75C0000/ssc_qupv3_se9_1_reserved-&�/soc/pinctrl@75C0000/qup_ssc0_se0_i2c_active,&�/soc/pinctrl@75C0000/qup_ssc0_se0_i2c_sleep-&�/soc/pinctrl@75C0000/qup_ssc0_se0_i3c_active,&�/soc/pinctrl@75C0000/qup_ssc0_se0_i3c_sleep1&�/soc/pinctrl@75C0000/qup_ssc0_se0_i3c_ibi_active0'/soc/pinctrl@75C0000/qup_ssc0_se0_i3c_ibi_sleep-'2/soc/pinctrl@75C0000/qup_ssc0_se1_i2c_active,'J/soc/pinctrl@75C0000/qup_ssc0_se1_i2c_sleep-'a/soc/pinctrl@75C0000/qup_ssc0_se1_i3c_active,'y/soc/pinctrl@75C0000/qup_ssc0_se1_i3c_sleep1'�/soc/pinctrl@75C0000/qup_ssc0_se1_i3c_ibi_active0'�/soc/pinctrl@75C0000/qup_ssc0_se1_i3c_ibi_sleep-'�/soc/pinctrl@75C0000/qup_ssc0_se2_i2c_active,'�/soc/pinctrl@75C0000/qup_ssc0_se2_i2c_sleep-'�/soc/pinctrl@75C0000/qup_ssc0_se2_i3c_active,(/soc/pinctrl@75C0000/qup_ssc0_se2_i3c_sleep1(%/soc/pinctrl@75C0000/qup_ssc0_se2_i3c_ibi_active0(A/soc/pinctrl@75C0000/qup_ssc0_se2_i3c_ibi_sleep-(\/soc/pinctrl@75C0000/qup_ssc0_se2_spi_active,(t/soc/pinctrl@75C0000/qup_ssc0_se2_spi_sleep.(�/soc/pinctrl@75C0000/qup_ssc0_se2_uart_active-(�/soc/pinctrl@75C0000/qup_ssc0_se2_uart_sleep-(�/soc/pinctrl@75C0000/qup_ssc0_se3_i2c_active,(�/soc/pinctrl@75C0000/qup_ssc0_se3_i2c_sleep-(�/soc/pinctrl@75C0000/qup_ssc0_se3_i3c_active,)/soc/pinctrl@75C0000/qup_ssc0_se3_i3c_sleep1)/soc/pinctrl@75C0000/qup_ssc0_se3_i3c_ibi_active0)6/soc/pinctrl@75C0000/qup_ssc0_se3_i3c_ibi_sleep-)Q/soc/pinctrl@75C0000/qup_ssc0_se4_i2c_active,)i/soc/pinctrl@75C0000/qup_ssc0_se4_i2c_sleep-)�/soc/pinctrl@75C0000/qup_ssc0_se4_spi_active,)�/soc/pinctrl@75C0000/qup_ssc0_se4_spi_sleep.)�/soc/pinctrl@75C0000/qup_ssc0_se4_uart_active-)�/soc/pinctrl@75C0000/qup_ssc0_se4_uart_sleep-)�/soc/pinctrl@75C0000/qup_ssc0_se5_i2c_active,)�/soc/pinctrl@75C0000/qup_ssc0_se5_i2c_sleep-*/soc/pinctrl@75C0000/qup_ssc0_se5_i3c_active,*'/soc/pinctrl@75C0000/qup_ssc0_se5_i3c_sleep1*>/soc/pinctrl@75C0000/qup_ssc0_se5_i3c_ibi_active0*Z/soc/pinctrl@75C0000/qup_ssc0_se5_i3c_ibi_sleep-*u/soc/pinctrl@75C0000/qup_ssc0_se5_spi_active,*�/soc/pinctrl@75C0000/qup_ssc0_se5_spi_sleep.*�/soc/pinctrl@75C0000/qup_ssc0_se5_uart_active-*�/soc/pinctrl@75C0000/qup_ssc0_se5_uart_sleep-*�/soc/pinctrl@75C0000/qup_ssc0_se6_i2c_active,*�/soc/pinctrl@75C0000/qup_ssc0_se6_i2c_sleep-+/soc/pinctrl@75C0000/qup_ssc0_se6_i3c_active,+/soc/pinctrl@75C0000/qup_ssc0_se6_i3c_sleep1+3/soc/pinctrl@75C0000/qup_ssc0_se6_i3c_ibi_active0+O/soc/pinctrl@75C0000/qup_ssc0_se6_i3c_ibi_sleep-+j/soc/pinctrl@75C0000/qup_ssc0_se6_spi_active,+�/soc/pinctrl@75C0000/qup_ssc0_se6_spi_sleep.+�/soc/pinctrl@75C0000/qup_ssc0_se6_uart_active-+�/soc/pinctrl@75C0000/qup_ssc0_se6_uart_sleep-+�/soc/pinctrl@75C0000/qup_ssc0_se7_i2c_active,+�/soc/pinctrl@75C0000/qup_ssc0_se7_i2c_sleep-+�/soc/pinctrl@75C0000/qup_ssc0_se7_spi_active,,/soc/pinctrl@75C0000/qup_ssc0_se7_spi_sleep.,(/soc/pinctrl@75C0000/qup_ssc0_se7_uart_active-,A/soc/pinctrl@75C0000/qup_ssc0_se7_uart_sleep-,Y/soc/pinctrl@75C0000/qup_ssc0_se8_i2c_active,,q/soc/pinctrl@75C0000/qup_ssc0_se8_i2c_sleep-,�/soc/pinctrl@75C0000/qup_ssc0_se8_i3c_active,,�/soc/pinctrl@75C0000/qup_ssc0_se8_i3c_sleep1,�/soc/pinctrl@75C0000/qup_ssc0_se8_i3c_ibi_active0,�/soc/pinctrl@75C0000/qup_ssc0_se8_i3c_ibi_sleep.,�/soc/pinctrl@75C0000/qup_ssc0_se10_i2c_active--/soc/pinctrl@75C0000/qup_ssc0_se10_i2c_sleep.-/soc/pinctrl@75C0000/qup_ssc0_se10_spi_active--8/soc/pinctrl@75C0000/qup_ssc0_se10_spi_sleep/-P/soc/pinctrl@75C0000/qup_ssc0_se10_uart_active.-j/soc/pinctrl@75C0000/qup_ssc0_se10_uart_sleep
-�/soc/vdd_mxa
-�/soc/vdd_mxc-�/soc/vdd_cx-�/soc/vdd_lpi_mx-�/soc/vdd_lpi_cx-�/soc/clock-controller@100000-�/soc/clock-controller@1f40000-�/soc/clock-controller@7700000-�/soc/clock-controller@6bc0000-�/soc/clock-controller@7b00000-�/soc/clock-controller@6e40000-�/soc/clock-controller@7a00000./soc/cesta@7213000".
/soc/qdss/tpath_lpass_lpi_dl_tpda&.%/soc/qdss/tpath_lpass_lpi_crm_dl_tpda+.A/soc/qdss/tpath_lpass_lpi_audio_hm_dl_tpda.b/soc/qdss/tpath_lpi_stm.p/soc/qdss/tpath_lpi_etm.~/soc/qdss/tpath_sdc_etm.�/soc/qdss/tpath_stm.�/soc/qdss/tpath_sdc_itm.�/soc/qdss/tpath_lpass_lpi_noc.�/soc/qdss/tpath_lpi_aon_noc.�/soc/qdss/tpath_aoc.�/soc/qdss/tpath_enpu0_noc.�/soc/qdss/tpath_enpu1_noc.�/soc/funnel@10041000//soc/funnel@11c44000/0/soc/funnel@11c50000/P/soc/funnel@11c04000F/soc/tnoc@11c31000/^/soc/tnoc@11c39000./soc/tpda@11c47000.+/soc/tpda@11c53000.G/soc/tpda@11c55000/�/soc/systemcache@20400000/�/soc/spmi-bus@c400000/�/soc/spmi-bus@c400000/pmic@06/�/soc/spmi-bus@c400000/pmic@0/spmi-vadc@92/therm_table/�/soc/spmi-bus@c436000/�/soc/spmi-bus@c447000/�/soc/ibi_ssc_0_cfg@7500000/�/soc/ibi_ssc_1_cfg@7510000/�/soc/ibi_ssc_2_cfg@7520000/�/soc/ibi_ssc_3_cfg@7530000/�/soc/ibi_ssc_4_cfg@75400000/soc/ibi_ssc_5_cfg@75500000/soc/ibi_ssc_6_cfg@756000090$/soc/kernel_test_devices@0/interrupt-controller@101400000)/sw	modelcompatible#address-cells#size-cellsproc-namechip-infophandleregclientprotocol-nameprotocol-idxinterrupt-parentinterrupts#signalsclient-mappingoffsetout-masktimer-nametimer-freqtimer-numtimer-interruptngpioswidthidqcom,strongpullegpiogpio-controller#gpio-cellsinterrupt-typesinterrupt-namessummary-targetprocglobal-ctxt-namemuxqcom,slewrateqcom,sleep-configregulator-nameregulator-min-microvoltregulator-max-microvoltregulator-init-microvoltqcom,resource-nameqcom,all-pd-regulatorqcom,lpr-enableqcom,drv-idreg-names#clock-cellssupported-hostshostremote-hostfifo-sizemtu-sizeirq-outqos-max-ratechannel-namemailbox-area-size-bytesmaster-mailbox-size-bytesmax-tx-pending-itemsis-mastermailbox-desc-starthost-nametransportremote-ssch-nameoptionsprioritystack-sizeintentshost-idfflagsmax-entriesdestirqcore-top-csr-strtcsr-basemutex-offsets-datawonce-offsetsbase_portnum_portsatidsync_periodtpdm_nametpdatpda_portdatasetcmb_sizecti_channelscti_triggersdbg_regspwrdbg_ctrl_reglpi_funnellpi_funnel_portport_ddrss_lpi_slice0ddrss_lpi_trace_noctpathcti_nametnoc_idtnoc_funnel_nametstypetpda_nameport_occupied_masknum-channelsllcc-common-regllcc-lcp-regchannel-mode-checklpi-basescidvalueuse-interruptsidmidpmicbidtherm-tbllabelhw-chhw-settleavg-spdec-ratiocal-methodscalingscale-fcnpull-upasidarr_idtablehw-common-paramsadctm-hw-paramstrip-rangenum_ssc_qupibi_baseprotocolse_island_configtre_list_sizeibi_se_indexse_modeload_fwdfs_modeibi_idgpiigpii_irqmgr_irqstatusclock-namesclocksqup_idqup_common_offsetse_wrapper_base_offsetcore_frequencyqup_flagsnum_sesdc_gpii_listcore_offsetibi_instancese_flagsFIFO_MODEprotocol_supportedinterface_supportednum_gpiisring_size_multipliercore_irqpdc_irqparent_wakeup_gpioshared_seod_frequencyi2c_hs_i3c_src_freqis_pipeline_enablepinctrl-namespinctrl-0pinctrl-1pinctrl-2pinctrl-3pinctrl-4pinctrl-5pinctrl-6pinctrl-7pinctrl-8pinctrl-9num_top_qupsirq_numqup0_cfgqup1_cfgqup2_cfgqup3_cfggsi_patcsr_addrtcsr_gpii_offsettcsr_irqgpii_interruptsnum_gpiiactiveuStructVerpszInstNameuaMasterEApszHwioBaseuHwioBaseOffsetuHwioBasehBamDevuIntIduBamIntIduMyEEsmbus_clksmbus_datauGpioIntNumuaNumEndPointsuaVoltageVotebIsLpiTlmmLAuaEAuDataLineMasknum_device_propstlmm_name_strsvs_npa_stris_masterdefault_clock_gearprog_bam_trustisland_votesubsystem_sleep_votetlmm_clk_offsettlmm_data_offsettlmm_clk_valtlmm_data_valsvs_npause_gpio_intlog_levelno_retentionnum_local_portslocal_port_baselocal_channel_baseshared_channel_basenum_local_countersis_lpm_used_for_mgr_bam_translpm_mgr_sb_region_baselpm_mgr_sb_region_sizeis_lpm_sat_sb_region_dump_enablelpm_sat_sb_region_baselpm_sat_sb_region_sizeee_assignrevMmpmCoreIdTypeMmpmCoreInstanceIdTypepClientNamepwrCtrlFlagcallBackFlagMMPM_CallbackcbFcnStackSizeinterrupt-controller#interrupt-cellsmessageservice_idinstance_idqdss_service_idimage_idxeic_crash_enableeic_crash_typeeic_crash_delaypd_timeout_exit_msecthreshold_timeout_secnum_pdrs_logpd_binary_local_pathpd_binary_remote_pathpd_namepd_mon_install_attrpd_mon_image_sw_idsubdomain_namepd_mon_restart_enablepd_mon_dump_disablercinit_term_err_fatal_enablercinit_term_timeoutrcinit_term_timeout_group_0rcinit_term_timeout_group_1rcinit_term_timeout_group_2rcinit_term_timeout_group_3rcinit_term_timeout_group_4rcinit_term_timeout_group_5rcinit_term_timeout_group_6rcinit_term_timeout_group_7rcinit_term_latency_enableimage_idpram_namept_namewdog_irq_numerr_irq_numcode_ram_addrdata_ram_addrcode_ram_sizedata_ram_sizepram_addrssc_sdc_physpool_addrssc_sdc_physpool_sizeipcmem_physpool_addripcmem_physpool_sizellccsscid-mapping-regusecase-iddump-poolsdiag_cmd_request_fdiag_start_stress_test_fdiag_stress_test_loopbackdiag_legacy_health_count_basediag_get_max_req_pkt_lendiag_delay_health_count_basediag_dcm_cmd_reg_test_basediag_ulogdiag_processor_iddiag_subsys_id_basediag_flow_control_count_basediag_dsm_chained_count_basediag_get_cmd_reg_tbldiag_subsys_mask_retrieval_basediag_f3_trace_set_configdiag_tx_mode_configdiag_stress_test_delayed_rspdiag_drop_threshold_configdiag_query_enablediag_get_time_apidiag_get_drop_perdiag_uimage_health_statsdiag_start_stress_test_adv_fdiag_health_stats_basediag_get_set_drain_paramdiag_set_drain_propdiag_health_report_configdiag_get_set_client_settingsdiag_lock_buffer_apidiag_instance_id_basediag_err_ulog_sizediag_debug_ulog_sizediag_cmd_ulog_sizediag_data_ulog_sizediag_qdss_ulog_sizediag_ctrl_ulog_sizediag_listener_ulog_sizediag_sendbuf_dbg_ulog_sizediag_dsqb_ulog_sizediag_mpd_drain_timer_lendiag_mpd_buf_commit_thresh_perdiag_mpd_buf_drain_thresh_perdiag_event_timer_lendiag_event_rpt_pkt_len_sizediag_event_rpt_pkt_sizediag_drain_timer_lendiag_event_send_maxdiag_event_heap_sizediag_ctrl_send_buf_sizediag_ctrl_read_buf_sizediag_cmd_read_buf_sizediag_event_sec_heap_sizediag_dci_read_buf_sizediag_rsp_heap_sizediag_heap_sizediag_f3_trace_buf_sizediag_buf_sizediag_rsp_alloc_retry_timer_lendiag_mask_notify_timer_lendiag_tx_sleep_threshold_defaultdiag_tx_sleep_time_defaultdiag_core_pd_drain_thresholddiag_sio_timeout_timer_lendiag_cmd_read_tout_timer_lendiag_max_active_listenersdiag_many_drain_per_markdiag_few_drain_per_markdiag_hdlc_pad_lendiag_stress_task_sleep_completediag_buf_commit_thresholddiag_buffer_default_lock_statediag_drop_flow_cnt_incrdiag_drop_per_step_maxdiag_drop_per_threshold_maxdiag_deferrable_timerdiag_deferrable_timer_exdiag_send_data_buf_size_maxdiag_min_send_data_sizediag_msg_fmt_str_arg_sizediag_event_rpt_pkt_len_size_nrtdiag_event_rpt_pkt_size_nrtdiag_event_send_max_nrtdiag_event_timer_len_nrtdiag_tx_sleep_threshold_nrtdiag_tx_sleep_time_nrtdiag_drain_timer_len_nrtdiagbuf_commit_threshold_nrtdiag_mpd_commit_thresh_nrt_perdiag_uimage_drain_timer_lendiag_uimage_buf_high_per_wmdiag_uimage_f3_trace_buf_sizediag_uimage_pooldiag_uimage_test_pooldiag_early_log_controldiag_early_log_maskdiag_early_event_maskdiag_early_message_maskdiag_f3_trace_controldiag_f3_trace_detail_maskdiag_f3_trace_versionTHREAD_NUMBEROVERHANG_VOTE_TIMEOUT_MSDEBUG_LEVELbaseAddrphysAddrcoreIdpwrDomaincoreClockInstancesmasterBusPortInstancesslaveBusPortInstancesnumInstancesmemIdclkIdclkTypeclkCntlTypeclkNameclkSrcIdmemoryIdportConnectionbusClkregProgClocksicbarbMasteraccessPorticbarbSlavemasterPortslavePortpwrDomainNamepwrDomainTypeintrReinitTriggerintrReinitDonesecurityClocksclientNumrouteshw_instancemasterIcbPortslaveIcbPortminindex0index1index2index3index4index5index6index7index8index9index10socipcc_mprocipcc_compute_l0ipcc_compute_l1ipcc_periphipcc_legacySystemTimerWakeUpTimertlmmqup0_se0_l0qup0_se0_l1qup0_se0_l2qup0_se0_l3qup0_se1_l0qup0_se1_l1qup0_se1_l2qup0_se1_l3qup0_se2_l0qup0_se2_l1qup0_se2_l2qup0_se2_l3qup0_se2_l4qup0_se2_l5qup0_se2_l6qup0_se3_l0qup0_se3_l1qup0_se3_l2qup0_se3_l3qup0_se3_l4qup0_se3_l5qup0_se3_l6qup0_se4_l0qup0_se4_l1qup0_se4_l2qup0_se4_l3qup0_se5_l0qup0_se5_l1qup0_se5_l2qup0_se5_l3qup0_se6_l0qup0_se6_l1qup0_se6_l2qup0_se6_l3qup0_se7_l0qup0_se7_l1qup0_se7_l2qup0_se7_l3qup1_se0_l0qup1_se0_l1qup1_se0_l2qup1_se0_l3qup1_se1_l0qup1_se1_l1qup1_se1_l2qup1_se1_l3qup1_se2_l0qup1_se2_l1qup1_se2_l2qup1_se2_l3qup1_se2_l4qup1_se2_l5qup1_se2_l6qup1_se3_l0qup1_se3_l1qup1_se3_l2qup1_se3_l3qup1_se3_l4qup1_se3_l5qup1_se3_l6qup1_se4_l0qup1_se4_l1qup1_se4_l2qup1_se4_l3qup1_se5_l0qup1_se5_l1qup1_se5_l2qup1_se5_l3qup1_se6_l0qup1_se6_l1qup1_se6_l2qup1_se6_l3qup1_se7_l0qup1_se7_l1qup1_se7_l2qup1_se7_l3qup2_se0_l0qup2_se0_l1qup2_se0_l2qup2_se0_l3qup2_se1_l0qup2_se1_l1qup2_se1_l2qup2_se1_l3qup2_se2_l0qup2_se2_l1qup2_se2_l2qup2_se2_l3qup2_se2_l4qup2_se2_l5qup2_se2_l6qup2_se3_l0qup2_se3_l1qup2_se3_l2qup2_se3_l3qup2_se3_l4qup2_se3_l5qup2_se3_l6qup2_se4_l0qup2_se4_l1qup2_se4_l2qup2_se4_l3qup2_se5_l0qup2_se5_l1qup2_se5_l2qup2_se5_l3qup2_se6_l0qup2_se6_l1qup2_se6_l2qup2_se6_l3qup2_se7_l0qup2_se7_l1qup2_se7_l2qup2_se7_l3qup3_se0_l0qup3_se0_l1qup3_se0_l2qup3_se0_l3qup3_se0_l4qup3_se0_l5qup3_se0_l6qup3_se0_l7qup3_se1_l0qup3_se1_l1qup3_se1_l2qup3_se1_l3qup3_se1_l4qup3_se1_l5qup3_se1_l6qup3_se1_l7lpi_tlmmslimbus_clkslimbus_dataslimbus_default_gpio_cfgssc_tlmmssc_gpio_10_clkssc_gpio_11_clkssc_gpio_12_clkssc_gpio_13_clkssc_gpio_18_clkssc_gpio_19_clkssc_gpio_24_clkssc_gpio_25_clkssc_gpio_26_clk_reservedssc_gpio_27_clk_reservedssc_gpio_28_clk_reservedssc_gpio_29_clk_reservedssc_gpio_30_clk_reservedssc_gpio_31_clk_reservedssc_gpio_34_clk_reservedssc_gpio_35_clk_reservedssc_gpio_6_clkssc_gpio_7_clkssc_qupv3_se0_0ssc_qupv3_se0_1ssc_qupv3_se10_0ssc_qupv3_se10_1ssc_qupv3_se10_2ssc_qupv3_se10_3ssc_qupv3_se11_0_reservedssc_qupv3_se11_1_reservedssc_qupv3_se11_2_reservedssc_qupv3_se11_3_reservedssc_qupv3_se12_0_reservedssc_qupv3_se12_1_reservedssc_qupv3_se13_0_reservedssc_qupv3_se13_1_reservedssc_qupv3_se13_2_reservedssc_qupv3_se13_3_reservedssc_qupv3_se14_0_reservedssc_qupv3_se14_1_reservedssc_qupv3_se1_0ssc_qupv3_se1_1ssc_qupv3_se1_2_reservedssc_qupv3_se1_3_reservedssc_qupv3_se2_0ssc_qupv3_se2_1ssc_qupv3_se2_2ssc_qupv3_se2_3ssc_qupv3_se2_4ssc_qupv3_se2_5ssc_qupv3_se3_0ssc_qupv3_se3_1ssc_qupv3_se4_0ssc_qupv3_se4_1ssc_qupv3_se4_2ssc_qupv3_se4_3ssc_qupv3_se4_4ssc_qupv3_se4_5ssc_qupv3_se5_0ssc_qupv3_se5_1ssc_qupv3_se5_2ssc_qupv3_se5_3ssc_qupv3_se6_0ssc_qupv3_se6_1ssc_qupv3_se6_2ssc_qupv3_se6_3ssc_qupv3_se7_0ssc_qupv3_se7_1ssc_qupv3_se7_2ssc_qupv3_se7_3ssc_qupv3_se8_0ssc_qupv3_se8_1ssc_qupv3_se9_0_reservedssc_qupv3_se9_1_reservedqup_ssc0_se0_i2c_activequp_ssc0_se0_i2c_sleepqup_ssc0_se0_i3c_activequp_ssc0_se0_i3c_sleepqup_ssc0_se0_i3c_ibi_activequp_ssc0_se0_i3c_ibi_sleepqup_ssc0_se1_i2c_activequp_ssc0_se1_i2c_sleepqup_ssc0_se1_i3c_activequp_ssc0_se1_i3c_sleepqup_ssc0_se1_i3c_ibi_activequp_ssc0_se1_i3c_ibi_sleepqup_ssc0_se2_i2c_activequp_ssc0_se2_i2c_sleepqup_ssc0_se2_i3c_activequp_ssc0_se2_i3c_sleepqup_ssc0_se2_i3c_ibi_activequp_ssc0_se2_i3c_ibi_sleepqup_ssc0_se2_spi_activequp_ssc0_se2_spi_sleepqup_ssc0_se2_uart_activequp_ssc0_se2_uart_sleepqup_ssc0_se3_i2c_activequp_ssc0_se3_i2c_sleepqup_ssc0_se3_i3c_activequp_ssc0_se3_i3c_sleepqup_ssc0_se3_i3c_ibi_activequp_ssc0_se3_i3c_ibi_sleepqup_ssc0_se4_i2c_activequp_ssc0_se4_i2c_sleepqup_ssc0_se4_spi_activequp_ssc0_se4_spi_sleepqup_ssc0_se4_uart_activequp_ssc0_se4_uart_sleepqup_ssc0_se5_i2c_activequp_ssc0_se5_i2c_sleepqup_ssc0_se5_i3c_activequp_ssc0_se5_i3c_sleepqup_ssc0_se5_i3c_ibi_activequp_ssc0_se5_i3c_ibi_sleepqup_ssc0_se5_spi_activequp_ssc0_se5_spi_sleepqup_ssc0_se5_uart_activequp_ssc0_se5_uart_sleepqup_ssc0_se6_i2c_activequp_ssc0_se6_i2c_sleepqup_ssc0_se6_i3c_activequp_ssc0_se6_i3c_sleepqup_ssc0_se6_i3c_ibi_activequp_ssc0_se6_i3c_ibi_sleepqup_ssc0_se6_spi_activequp_ssc0_se6_spi_sleepqup_ssc0_se6_uart_activequp_ssc0_se6_uart_sleepqup_ssc0_se7_i2c_activequp_ssc0_se7_i2c_sleepqup_ssc0_se7_spi_activequp_ssc0_se7_spi_sleepqup_ssc0_se7_uart_activequp_ssc0_se7_uart_sleepqup_ssc0_se8_i2c_activequp_ssc0_se8_i2c_sleepqup_ssc0_se8_i3c_activequp_ssc0_se8_i3c_sleepqup_ssc0_se8_i3c_ibi_activequp_ssc0_se8_i3c_ibi_sleepqup_ssc0_se10_i2c_activequp_ssc0_se10_i2c_sleepqup_ssc0_se10_spi_activequp_ssc0_se10_spi_sleepqup_ssc0_se10_uart_activequp_ssc0_se10_uart_sleepvdd_mxavdd_mxcvdd_cxvdd_lpi_mxvdd_lpi_cxgcclpass_aon_cclpass_aon_mx_cclpass_audio_cclpass_core_cclpass_lpmla_ccscclpass_cestatpath_lpass_lpi_dl_tpdatpath_lpass_lpi_crm_dl_tpdatpath_lpass_lpi_audio_hm_dl_tpdatpath_lpi_stmtpath_lpi_etmtpath_sdc_etmtpath_stmtpath_sdc_itmtpath_lpass_lpi_noctpath_lpi_aon_noctpath_aoctpath_enpu0_noctpath_enpu1_nocin_fun0_in_fun0_cxatbfunnellpass_lpi_fun0_fun0_cxatbfunnellpass_lpi_fun1_fun1_cxatbfunnelaoss_apb_fun0ddrss_lpi_slice1ddrss_lpi_trace_nocsystemcache0spmi_buspmk8850_0therm_tablespmi_bus1spmi_bus2ibi_ssc_0_cfgibi_ssc_1_cfgibi_ssc_2_cfgibi_ssc_3_cfgibi_ssc_4_cfgibi_ssc_5_cfgibi_ssc_6_cfgintcsw�
��X8
x(�
@qcom,mahuaqcom,mahua board-id,audio_process-mahua-1.0-adsp6�soc @cxstmtrace@16000000qcom,stmtraceHL�V@lpistmtrace@7100000qcom,stmtraceHL�V@sw@corecpt_boot_test``lwtest1����������lw*�My Secret Message, Please keep it secret!test2test_types�����U����
��󵳥�U#4������������4Vx�eC!%���(<�������穣����4Vx����ܺ�vT2Mtest_pic_3	qcom,picd test_uart1
qcom,uartd �lbaserxtxtest_uart2
qcom,uartd  PD_Access_controlvUOEM_Flavor_Validation�mprocqmiqcsiqcom,qmi_qcsi_user_pd_configqmi_qcsi_ping_server_config��!debugtraceqcom,debugtrace�	debugtoolstms_diagqcom,tms_diag��eic	qcom,eic���Zversion_tblqcom,image_version_tbl_idx�powerqdsp_pmpdqcom,pd-audio-process�diagqcom,audio_user_diagcfgdiagcfg_cmdg i3=Ql������diagcfg_param��  :N�c��2�������1G`z� �AUDIO_ISLAND_TCM_PHYSPOOL�QSH_ISLAND_POOL__symbols__�/soc�/sw	modelcompatible#address-cells#size-cellsproc-namechip-infophandleregbase_portnum_portstest_configtest_bool1test_bool2test_vertest_uint8_listtest_uint16test_uint32test_uint32_listtest_uint64test_stringtest_uint8test_uint8_list_emptytest_uint16_listtest_uint16_list_emptytest_uint32_list_emptytest_uint64_listtest_uint64_list_emptyreg_altreg-namesPD_indicatortest_oem_entryservice_idinstance_idqdss_service_idimage_ideic_crash_enableeic_crash_typeeic_crash_delayimage_idxQDI_QDSP_PM_USER_IDdiag_test_cmd_fdiag_v2_test_cmd_fdiag_legacy_health_count_basediag_ulogdiag_processor_iddiag_subsys_id_basediag_lsm_cmd_reg_test_basediag_get_set_drain_paramdiag_f3_trace_set_configdiag_health_stats_basediag_err_ulog_sizediag_debug_ulog_sizediag_qdss_ulog_sizediag_logtracker_ulog_sizediag_dsqb_ulog_sizediag_event_timer_lendiag_event_rpt_pkt_len_sizediag_event_rpt_pkt_sizediag_event_send_maxdiag_multipd_buf_sizediag_multipd_event_heap_sizediag_send_buf_size_data_userpddiag_lsm_stack_sizediag_stress_task_sleep_completediag_deferrable_timerdiag_deferrable_timer_exdiag_msg_fmt_str_arg_sizediag_uimage_mpd_buf_sizediag_uimage_f3_trace_buf_sizediag_uimage_pooldiag_uimage_test_poolsocsw�
��
h8�(��qcom,mahuaqcom,mahua board-id,qsh_process-mahua-1.0-adsp6�soc @cxstmtrace@16000000qcom,stmtraceHL@V@lpistmtrace@7100000qcom,stmtraceHL@V@sw@corecpt_boot_testPD_Access_control`XOEM_Flavor_Validationmmprocqmiqcsiqcom,qmi_qcsi_user_pd_configqmi_qcsi_ping_server_config|�"debugtraceqcom,debugtrace�debugtoolstms_diagqcom,tms_diag��eic	qcom,eic���Zversion_tblqcom,image_version_tbl_idx�powerqdsp_pmpdqcom,pd-qsh-process�productssdcloaderqcom,sdcloadersdc_params�<!/�=Ka�sdc_physpoolUk�'P�diagqcom,sensor_user_diagcfgdiagcfg_cmd�h�j�=�6Oh'diagcfg_param� �������22F�\y������. LQSH_ISLAND_POOL]QSH_ISLAND_POOLqup_user_pd_featureqcom,sw-qup-user-pd-controllers__symbols__�/soc�/sw	modelcompatible#address-cells#size-cellsproc-namechip-infophandleregbase_portnum_portsPD_indicatortest_oem_entryservice_idinstance_idqdss_service_idimage_ideic_crash_enableeic_crash_typeeic_crash_delayimage_idxQDI_QDSP_PM_USER_IDwdog_irq_numerr_irq_numcode_ram_addrdata_ram_addrcode_ram_sizedata_ram_sizepram_addrssc_sdc_physpool_addrssc_sdc_physpool_sizeipcmem_physpool_addripcmem_physpool_sizediag_test_cmd_fdiag_v2_test_cmd_fdiag_legacy_health_count_basediag_ulogdiag_processor_iddiag_subsys_id_basediag_lsm_cmd_reg_test_basediag_get_set_drain_paramdiag_f3_trace_set_configdiag_health_stats_basediag_err_ulog_sizediag_debug_ulog_sizediag_qdss_ulog_sizediag_logtracker_ulog_sizediag_dsqb_ulog_sizediag_event_timer_lendiag_event_rpt_pkt_len_sizediag_event_rpt_pkt_sizediag_event_send_maxdiag_multipd_buf_sizediag_multipd_event_heap_sizediag_send_buf_size_data_userpddiag_lsm_stack_sizediag_stress_task_sleep_completediag_deferrable_timerdiag_deferrable_timer_exdiag_msg_fmt_str_arg_sizediag_uimage_mpd_buf_sizediag_uimage_f3_trace_buf_sizediag_uimage_pooldiag_uimage_test_pooluser_pd_island_enabledsocsw��h 
S�!�VUY�G�e�Ϗ>(�ܭ2���]�%>��A�n���cȰ�g�!|�t�y�~�Ɣ@mxz$:d�܍�e�ԵGPۂD�����Q�G�������͗�0e1�K�cؽ�Zۭ�H�/3���Ys���4P�(�{�g��
Z��;cZ���0rk��9�~D���g�Rq�[w����)��4�`��̝I��e�W4ts0��0�:�0
*�H�=0��10	UUS1,0*U#SECTOOLS SECP384R1 CURVE TEST ROOT010U	San Diego10U
QUALCOMM10UCDMA Technologies1200U)General Use Test Key 0 (for testing only)0
260128094736Z
460123094736Z0f10	UUS10U
California10USecTools Test User10U
SecTools10U	San Diego0v0*�H�=+�"b��dds�N��|O��z
2�v��!v����݊b�{�)J5I�P7��݅^C�x��M�R�J
�Y���<EhU�����w�l�����	
)�o0m0U#0���w���DM2�@tXϙ�L�0	U00U�0U%0
+0U�68E�y���N�UK9��50
*�H�=i0f1�ǫԍ��-����E���#���C���d����������Ȝ-V�1Ό5m
F/�@���q�R�s}h�b^B�Z�yb$A���X�.j�u��x0��0�u�0
*�H�=0��10	UUS1+0)U"SECTOOLS SECP384R1 CURVE TEST ROOT10U	San Diego10U
QUALCOMM10UCDMA Technologies100.U'General Use Test Key (for testing only)0
160321215215Z
360316215215Z0��10	UUS1,0*U#SECTOOLS SECP384R1 CURVE TEST ROOT010U	San Diego10U
QUALCOMM10UCDMA Technologies1200U)General Use Test Key 0 (for testing only)0v0*�H�=+�"b�T�}��I%���O�[�H���p����]�� f�{�I/C#�9g@�q�Kx�?jE���yAs�Ԝh�'�$,���H
pe���y�py�P5��`0^0U#0�o�q�'��s�	֟>q�b0U��w���DM2�@tXϙ�L�0U0�0U0
*�H�=i0f1�‚_H��9<�}���	ͣ�����b�:v࣮^6��+<�[��61�ft���Wzcv�ž�$��ֱ(9�	�@�n���)f��>�F�߲40��0�N�0
*�H�=0��10	UUS1+0)U"SECTOOLS SECP384R1 CURVE TEST ROOT10U	San Diego10U
QUALCOMM10UCDMA Technologies100.U'General Use Test Key (for testing only)0
160321215211Z
360316215211Z0��10	UUS1+0)U"SECTOOLS SECP384R1 CURVE TEST ROOT10U	San Diego10U
QUALCOMM10UCDMA Technologies100.U'General Use Test Key (for testing only)0v0*�H�=+�"b3��x�~�
�ҩ���/פ{���Py�jh`��7_�줎��j^��K1o�$�lTg]���ء�[�SQ�q6 /�PZ����o�T:ާ�%i�1>}���`�<0:0Uo�q�'��s�	֟>q�b0U0�0U0
*�H�=h0e0u�(�C9�u���T(&�\�L<�t���Bv���ɿ�xJ��܀s6U�1�H�/�h#8o&&
����>Ga���T�׍)��,$���W�������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������������