HEX
Server: Apache
System: Linux server2.voipitup.com.au 4.18.0-553.109.1.lve.el8.x86_64 #1 SMP Thu Mar 5 20:23:46 UTC 2026 x86_64
User: posscale (1027)
PHP: 8.2.30
Disabled: exec,passthru,shell_exec,system
Upload Files
File: //proc/self/root/lib/firmware/cirrus/cs35l57-b2-dsp1-misc-17aa2355-spkid0.wmfw
WMFW(%;L��=h�0Mon 02 Jun 2025 14:12:04 Central Daylight Time$�H�+�
	*�	����	
�	�$8�	0�	�\0�
	4
	�
��	�
	��+�		b�	 @j��
	Hd�Z	�6M�	��	���	�	��� 	(	�(	�$	
�q	�)��'	��	�&R�"	�	�!
�)��#	�	�*
�'�+	
�	�,�6B	�	�(�	.=	�-��8�.	+(	�1��0	0�	�5��7	J:	�4��8	~�	�9
~�/	3�:�ޭ-\���������	�	����$�:|Ww!O���`�@��aO��p���PP�@�P
����Ht��HD���a����!К@��@
��
�
 ���!�H�H�b�՚Ԛ@Ԛ@�H�
H�P�0���@U�@�H�@�����r�H���\�]�\����wi�lљuݙ��tz����!�P!O�n�p��@���� `��� �@�@�&0�P��n�ɐ^�>��@�����$��	�H�O�@�@��O�}��� ���@�@`���@������@	�@`�O�1	�L�6 �@����AO��}n���@�x6 ��� ��	�����@���b�	��O�l
��	�y��!�
���Y)QO����n,�)��!	�@�D��A	i@@#)	���
�z��G�)��@���)�D��)������z
hِ@��@m�X�	���c��)�A��	 �@O�Oҙz��@��
����z��G���@�*����	)�	̯a��)��D��	)�։��O�)�,��)**-�����a��))�a焙*�1�	)ny�@	�@^��p��P��O�~R���@6 -�nx����
i��=��
)�Q_�QOp
,�`��Oa_�_��;�� U�B������֐ 6 l
�ל�����O���@)��	�)�%��Ϲ�����O���A	�@��!�����y	����
z��!�@O�6!�5p� ��@�6 �1�n��xO��_�
���l��/^�u�
) ���r_Q ��
4)�1_�i�	�O�� AV�a_�_bR�_�8 Q�I�	����b ��P���ת���@��@%��n�$��mf@
0������JaJ �V�i���Ah0iV�0���Ah�iVh0���AV�i�h0�����@0P�0�# ��
pH'��F� �Q0��P�m�P0H%�!0�F� �0�p���@!O��PO�ʚA� a bb&�a� ����@�Y�������_��r���@���@�D� ����I/���O�I�/���@��O�I�I�/��/��@��@��&�B���',F�@�0��(���K������O����@�'#�� ���!p:���@:�™��:��:��@�	��I���/Q�n �@������nA'!� 	�`��!��P�C:�� � O�(6 ��L�|��;;�;P����P)�t�_�a_���`C����#A�Ӟ�
0F		P
&� 	�6		f	`6�0	_�	2�A���@�`�?0�����I@)���'�	�I��	��O�O����@qn !��	�� d�0
	�@(V�pz���@�v�O��O؏@!�����	� p�z	������N@	��D���)�Oً8Q��ns�T�)O���	�@\�0��@O�������	!���
�����"��!��!0)����F �
[@���!��O���@�4����
0�0���	
�Lٰ8�$ٰ�4����L�1ظ���F!@L1�HY���`�d�������ap�d����
�������	O��m������B��@I�m�T@�Y����@� )�$%��&`�b�~ڋ_���~i�a\�n���l����a����#�ʅ��s�+����vɁ0�
0%Q�@����0�%�	�C�@o�֏;� ������!0J�@֞\�Ѫ�m��ѷ� ��#������O�� e��@9I��K�d!����FQ�S�
(�@z�!i�%i
7�f������v�w0�
(%f�!i�7�%m��{�l���T�Tё!aO�e
x�P�%5X��'��l��'1��a�U�	�%Q~�
��\o���� �vȁ�\��֞���� m�"��
i��������eO��� D���%HP���Xȗ��!i
(o����%����v�0ڏ@�!i
(o����%����v��@m�TO�@��!a�%e����e	 @�$�
��Hn�%�%�I�(��I�����&��J�������&�
���IH�I��%��h.����,��U�@T��!�q�@�%���(�*�I���%��������I�%��
�����I��������%h.��@����h.AP�C��@��F�|�,����A��L��M�y�l��5�L�N�������
R2�� �����1��%M�9O�������&(��X(���������h�r�(m%���J���v(@x����� a%�mx���(��Z�&��������h�r���%���J(m@[�v�T񑁘��(@x���� a�%mx	���T��EO@	��0��Fh�m������Q���'�d}%A�$��r9�Ik�]!�%	����(h�\h
	m>��!m��n�D�I����� ak%����О���"�����P$�h�r���%���J(m@[�v�T� d���i��K��� a%�OኀP�`���@	�q��h�mȜ���'a�)����i�%q$��yG����&i�b@�m����h�h
�(>��\m	mn�!D�����Y��r�'��@�A��&�(����������h�r�(m%���J�@[�v�T@x����(��x	x��h	��Q�
�Ch�H8��h�&����(��
F��F�9h�r�`m,X��X����v(Ix����!emٰ��&����(���F����9h
r�Fm,X�X`@[Бv�T�x���(Ie��َ!�m�`O��P	J�q�@hm�����@���FIRMWARE_CS35L564	FW_HL_STTFIRMWARE_CS35L56_HALO_STATE<
FW_HL_HARTBATFIRMWARE_CS35L56_HALO_HEARTBEAT4	FW_PWR_MDFIRMWARE_CS35L56_POWER_MODE�<
FW_ADO_BLK_SZFIRMWARE_CS35L56_AUDIO_BLK_SIZE�8FW_RFCLK_SRCFIRMWARE_CS35L56_REFCLK_SRC�
DFW_PLL_RFCLK_FRQ FIRMWARE_CS35L56_PLL_REFCLK_FREQ�DFW_PLL_MCLK_FRQ%FIRMWARE_CS35L56_REFCLK_PLL_FREQ_MCLK0	FW_I2S_ENFIRMWARE_CS35L56_I2S_EN�8FW_BOT_RASNFIRMWARE_CS35L56_BOOT_REASON�@
FW_REFCLK_DET"FIRMWARE_CS35L56_REFCLK_DETECT_32K�<FW_HW_CLCK_STTFIRMWARE_CS35L56_HW_CLOCK_STATE�@FW_CP_MTR_ENBL!FIRMWARE_CS35L56_CPU_METER_ENABLE�DFW_MPS_OVRRN_FLG"FIRMWARE_CS35L56_MIPS_OVERRUN_FLAG�DFW_MIPS_OR_HBN$FIRMWARE_CS35L56_MIPS_OVERRUN_HB_NUM���	AUDIO_SYSTEM4
AS_ADO_STTAUDIO_SYSTEM_AUDIO_STATE�0
AS_LST_CMDAUDIO_SYSTEM_LAST_CMD�HSTRM_TO_SYNTH_DN&AUDIO_SYSTEM_STRM_ACTIVE_TO_SYNTH_DONE�
H
SYNTH_TO_STRM*AUDIO_SYSTEM_SYNTH_ACTIVE_TO_STREAM_ACTIVE�@
PLL_RS_REQ&AUDIO_SYSTEM_AMP_PLL_UNLOCK_RESYNC_REQ�H
STRM_TO_SYNTH*AUDIO_SYSTEM_STREAM_ACTIVE_TO_SYNTH_ACTIVE�(AS_ERRRAUDIO_SYSTEM_ERROR�8
AS_PAK_CP_LADAUDIO_SYSTEM_PEAK_CPU_LOAD�<AS_CRRNT_CP_LADAUDIO_SYSTEM_CURRENT_CPU_LOAD�@AS_SYNTHSS_ENBLDAUDIO_SYSTEM_SYNTHESIS_ENABLED�$4AS_ADO_STTSAUDIO_SYSTEM_AUDIO_STATUS�%0AS_PRJCT_IDAUDIO_SYSTEM_PROJECT_ID&0AS_CHNNL_IDAUDIO_SYSTEM_CHANNEL_ID'8AS_SNPSHT_IDAUDIO_SYSTEM_SNAPSHOT_ID�\�		ACTISONIC�<ACTISONIC_ENABLEACTISONIC_ACTISONIC_ENABLE���	CLIP_DETECT��	INPUT_CONDITIONERTIC_EN?INPUT_CONDITIONER_INPUT_CONDITIONER_CTRL_STRUCT_INP_COND_ENABLE�\	IC_CH_BALAINPUT_CONDITIONER_INPUT_CONDITIONER_CTRL_STRUCT_INP_COND_CHAN_BAL�dIC_CH_BALSMHINPUT_CONDITIONER_INPUT_CONDITIONER_CTRL_STRUCT_INP_COND_CHAN_BAL_SMOOTH�hIC_MM_XO_ENMINPUT_CONDITIONER_INPUT_CONDITIONER_CTRL_STRUCT_INP_COND_MONOMIX_XOVER_ENABLE�d
IC_H_XO_ENJINPUT_CONDITIONER_INPUT_CONDITIONER_CTRL_STRUCT_INP_COND_HALF_XOVER_ENABLE�/hIC_PPU_H_XO_BALKINPUT_CONDITIONER_INPUT_CONDITIONER_PPU_CTRL_STRUCT_INP_COND_HALF_XOVER_BAL��0�	
INPUT_ENHANCE\IE_DRC_LD_OP_LVL8INPUT_ENHANCE_DRC_1_STRUCT_DRC_LEVEL_DETECT_OUTPUT_LEVEL�&H
IE_DRC_OP_LVL+INPUT_ENHANCE_DRC_1_STRUCT_DRC_OUTPUT_LEVEL�+X	IE_ENABLE<INPUT_ENHANCE_INPUT_ENHANCE_CTRL_STRUCT_INPUT_ENHANCE_ENABLE���	LIMITERTLI_DRC_LD_OP_LVL2LIMITER_DRC_1_STRUCT_DRC_LEVEL_DETECT_OUTPUT_LEVEL�!D
LI_DRC_OP_LVL%LIMITER_DRC_1_STRUCT_DRC_OUTPUT_LEVEL�&D	LI_ENABLE*LIMITER_LIMITER_CTRL_STRUCT_LIMITER_ENABLE���	LOGGER$ENABLE
LOGGER_ENABLE�$STATELOGGER_STATE�$COUNTLOGGER_COUNT�8FRMPRWINLOGGER_FRAMESPERCAPTUREWINDOW�4
LOGGER_VARLOGGER_VARIABLE_VARIABLE�<@LOGGER_VAR_TYPESLOGGER_VARIABLE_VARIABLE_TYPES� DATALOGGER_DATA�x��	THRESHOLD_LOGGER,ENABLETHRESHOLD_LOGGER_ENABLE�4MAX_TEMPTHRESHOLD_LOGGER_MAX_TEMP�<THRE_LOG_MAX_EXCTHRESHOLD_LOGGER_MAX_EXC@OVER_TEMP_COUNT THRESHOLD_LOGGER_OVER_TEMP_COUNT�<OVER_EXC_COUNTTHRESHOLD_LOGGER_OVER_EXC_COUNT�<
ABNORMAL_MUTETHRESHOLD_LOGGER_ABNORMAL_MUTE��L�	MBDRC/TM_DRC1_LD_OP_LVL0MBDRC_DRC_1_STRUCT_DRC_LEVEL_DETECT_OUTPUT_LEVEL�O@
M_DRC1_OP_LVL#MBDRC_DRC_1_STRUCT_DRC_OUTPUT_LEVEL�TTM_DRC2_LD_OP_LVL0MBDRC_DRC_2_STRUCT_DRC_LEVEL_DETECT_OUTPUT_LEVEL�t@
M_DRC2_OP_LVL#MBDRC_DRC_2_STRUCT_DRC_OUTPUT_LEVEL�yTM_DRC3_LD_OP_LVL0MBDRC_DRC_3_STRUCT_DRC_LEVEL_DETECT_OUTPUT_LEVEL��@
M_DRC3_OP_LVL#MBDRC_DRC_3_STRUCT_DRC_OUTPUT_LEVEL��DMBDRC_ENABLE$MBDRC_MBDRC_CTRL_STRUCT_MBDRC_ENABLE���		NOISEGATEXNG_DRC_LD_OP_LVL4NOISEGATE_DRC_1_STRUCT_DRC_LEVEL_DETECT_OUTPUT_LEVEL�!D
NG_DRC_OP_LVL'NOISEGATE_DRC_1_STRUCT_DRC_OUTPUT_LEVEL�&L	NG_ENABLE2NOISEGATE_NOISE_GATE_CTRL_STRUCT_NOISE_GATE_ENABLE���	PDL
�0PDL_0_ENABLEPDL_PDL_0_ENABLE�0PDL_1_ENABLEPDL_PDL_1_ENABLE�8PDL_0_HI_FRPDL_PDL_0_VARS_HI_FULL_RATIO�<
PDL_0_PTHRESHPDL_PDL_0_VARS_PIANO_THRESHOLD�@
PDL_0_PATTNTN PDL_PDL_0_VARS_PIANO_ATTENUATION�@
PDL_0_PBNDSIG PDL_PDL_0_VARS_PIANO_BAND_SIGNAL�8PDL_1_HI_FRPDL_PDL_1_VARS_HI_FULL_RATIO�<
PDL_1_PTHRESHPDL_PDL_1_VARS_PIANO_THRESHOLD�@
PDL_1_PATTNTN PDL_PDL_1_VARS_PIANO_ATTENUATION�@
PDL_1_PBNDSIG PDL_PDL_1_VARS_PIANO_BAND_SIGNAL�� 	PICL��	PROTECT_LITE.<CAL_R_EXPECTEDPROTECT_LITE_R_CALIB_0_R_REF<CAL_R_DELTA"PROTECT_LITE_R_CALIB_0_R_DELTA_MAX�LCHIRP_CUR_FREQhPROTECT_LITE_DIAGNOSTICS_STRUCT_0_CALIBRATION_AND_DIAGNOSTICS_RX_CMPST_0_LINEARCHIRP_0_CURRENT_FREQUENCY|LCHIRP_FSTOP\PROTECT_LITE_DIAGNOSTICS_STRUCT_0_CALIBRATION_AND_DIAGNOSTICS_RX_CMPST_0_LINEARCHIRP_0_FSTOP|
LCHIRP_AMP`PROTECT_LITE_DIAGNOSTICS_STRUCT_0_CALIBRATION_AND_DIAGNOSTICS_RX_CMPST_0_LINEARCHIRP_0_AMPLITUDECTCALI_TUNE_APP_EN2PROTECT_LITE_SMART_CALIBRATION_APPROVE_TUNE_ENABLEDTCALI_NORM_EN4PROTECT_LITE_SMART_CALIBRATION_NORMALIZE_REDC_ENABLEELCALI_TEMP_OFFSET*PROTECT_LITE_SMART_CALIBRATION_TEMP_OFFSETFTCALI_MIN_EST_TMP3PROTECT_LITE_SMART_CALIBRATION_MIN_EST_AMBIENT_TEMPGTCALI_MAX_EST_TMP3PROTECT_LITE_SMART_CALIBRATION_MAX_EST_AMBIENT_TEMPPPROTECT_LITE_EN2PROTECT_LITE_PROTECT_LITE_CTRL_PROTECT_LITE_ENABLEHCAL_EN1PROTECT_LITE_PROTECT_LITE_CTRL_CALIBRATION_ENABLEHDIAG_EN1PROTECT_LITE_PROTECT_LITE_CTRL_DIAGNOSTICS_ENABLELCAL_CHECKSUM,PROTECT_LITE_VAR_ARRAY_CHECK_SUM_CALIBRATION�H
CAL_STATUS/PROTECT_LITE_VAR_ARRAY_IMPEDANCE_MEASURE_STATUS�LCAL_R5PROTECT_LITE_VAR_ARRAY_MEASURED_IMPEDANCE_CALIBRATION�PCAL_SET_STATUS3PROTECT_LITE_VAR_ARRAY_IMPEDANCE_THRESH_CALC_STATUSLCAL_R_SELECTED-PROTECT_LITE_VAR_ARRAY_INITIAL_CALI_IMPEDANCELTEMP_COIL_RATE/PROTECT_LITE_VAR_ARRAY_RATE_OF_COIL_TEMP_CHANGE�HTEMP_EST_COR)PROTECT_LITE_VAR_ARRAY_TEMP_EST_CORRECTED�
HTEMP_COIL_C.PROTECT_LITE_VAR_ARRAY_TEMP_MEASURED_CORRECTED�LFIX_MOD_MAX_EXC.PROTECT_LITE_VAR_ARRAY_FIX_MODEL_MAX_EXCURSION�L
DD_MAX_EXC0PROTECT_LITE_VAR_ARRAY_DIRECT_DISP_MAX_EXCURSION�POVERS_REACT_GAIN.PROTECT_LITE_VAR_ARRAY_OVERSIGHT_REACTION_GAIN�<	TONE_FLAG PROTECT_LITE_VAR_ARRAY_TONE_FLAG�PMAX_EXC_BEFO_LIM/PROTECT_LITE_VAR_ARRAY_MAX_EXCUR_BEFORE_LIMITER�T
EXC_AFTER_LIM4PROTECT_LITE_VAR_ARRAY_MAX_EXCUR_VALUE_AFTER_LIMITER�DEXCUR_GAIN_MAX%PROTECT_LITE_VAR_ARRAY_EXCUR_GAIN_MAX�XTHERM_OVER_ACT_I4PROTECT_LITE_VAR_ARRAY_THERM_OVERRIDE_ACTIVATION_IND�PTHERM_R_ATT_MIN3PROTECT_LITE_VAR_ARRAY_THERMAL_RATE_ATTENUATION_MIN�LTHERM_ATTEN_MIN.PROTECT_LITE_VAR_ARRAY_THERMAL_ATTENUATION_MIN�TCB_THERM_ATT_MIN3PROTECT_LITE_VAR_ARRAY_COMB_THERMAL_ATTENUATION_MIN�LEXC_GAIN_DIG2MM,PROTECT_LITE_VAR_ARRAY_EXCURSION_GAIN_DIG2MM�H
EXC_OFFSET_MM*PROTECT_LITE_VAR_ARRAY_EXCURSION_OFFSET_MM�(D
TEMP_COIL_EST$PROTECT_LITE_VAR_ARRAY_TEMP_COIL_ESTBTCAL_AMBIENT9PROTECT_LITE_CALIB_DIAG_VAR_ARRAY_CAL_AMBIENT_TEMPERATURE�CDDIAG_F0,PROTECT_LITE_CALIB_DIAG_VAR_ARRAY_Z_CURVE_F0DXDIAG_F0_STATUS9PROTECT_LITE_CALIB_DIAG_VAR_ARRAY_Z_CURVE_ANALYSIS_STATUSFdCAL_IMP_MEAS_CAL@PROTECT_LITE_CALIB_DIAG_VAR_ARRAY_MEASURED_IMPEDANCE_CALIBRATIONGD	CAL_R_OUT+PROTECT_LITE_CALIB_DIAG_VAR_ARRAY_CAL_R_OUTKTDIAG_Z_LOW_DIFF6PROTECT_LITE_CALIB_DIAG_VAR_ARRAY_DIAGNOSTICS_LOW_DIFFLLCAL_RE_EST_GAIN-PROTECT_LITE_CALIB_DIAG_VAR_ARRAY_RE_EST_GAINMP
CAL_ALPHA_REF1PROTECT_LITE_CALIB_DIAG_VAR_ARRAY_ALPHA_REFERENCENH
CAL_TC0_CALIB+PROTECT_LITE_CALIB_DIAG_VAR_ARRAY_TC0_CALIBVPCAL_ZCURVE_F_LOW/PROTECT_LITE_CALIB_DIAG_VAR_ARRAY_Z_CURVE_F_LOWY\CALI_EST_AMB_TMP9PROTECT_LITE_SMART_CALIB_VAR_ARRAY_ESTIMATED_AMBIENT_TEMP�T�	VIRTUAL_SUBJ4VS_ENBLVIRTUAL_SUB_VIRTUAL_SUB_ENABLE��p�	
ULTRASONIC�P
ULTRASONIC_EN3ULTRASONIC_ULTRASONIC_CTRL_STRUCT_ULTRASONIC_ENABLE���	MDSYNC�8�	PM<PM_TIMEOUT_TICKSPM_PM_TIMER_TIMEOUT_TICKS� ,PM_CUR_STATEPM_PM_CUR_STATE4
PM_PWR_ON_SEQPM_POWER_ON_SEQUENCE� �0ACTIVE_SEQUENCEPM_ACTIVE_SEQUENCE���4STANDBY_SEQUENCEPM_STANDBY_SEQUENCE����	MAILBOX,
QUEUE_BASEMAILBOX_QUEUE_BASE,	QUEUE_LENMAILBOX_QUEUE_LEN,QUEUE_WTMAILBOX_QUEUE_WT,QUEUE_RDMAILBOX_QUEUE_RD$STATUSMAILBOX_STATUS� �	BASS_EXTENSION,ENABLEBASS_EXTENSION_ENABLE�LB_EXT_MXSHLFGAIN*BASS_EXTENSION_BASS_EXTENSION_MAXSHELFGAIN�
P
BASS_EXT_GAIN0BASS_EXTENSION_BASS_EXT_VARS_BASS_EXTENSION_GAIN��P(�	TONE_ATTENUATOR,ENABLETONE_ATTENUATOR_ENABLE��8$�	SDL ENABLE
SDL_ENABLE��)�	WRITE_DETECT�('�	VIMON_CALIBRATION0ENABLEVIMON_CALIBRATION_ENABLE<VBSTMAX_VMONVIMON_CALIBRATION_VBSTMAX_VMON<VBSTMAX_IMONVIMON_CALIBRATION_VBSTMAX_IMONHVI_CAL_CL_H_DLY)VIMON_CALIBRATION_VIMON_CLASS_H_CAL_DELAYHVI_CAL_CL_D_DLY)VIMON_CALIBRATION_VIMON_CLASS_D_CAL_DELAY@
VI_CAL_CL_STT!VIMON_CALIBRATION_VIMON_CAL_STATE(VSCVIMON_CALIBRATION_VSC(ISCVIMON_CALIBRATION_ISC�&�	
SECURE_ACCESS�"�	SDCA	HFU21_MR_US_MU_CU'SDCA_FU21_MAIN_RENDER_USER_MUTE_CURRENT
HFU21_MR_US_MU_NE$SDCA_FU21_MAIN_RENDER_USER_MUTE_NEXT�LFU21_MR_US_VO_CU)SDCA_FU21_MAIN_RENDER_USER_VOLUME_CURRENTHFU21_MR_US_VO_NE&SDCA_FU21_MAIN_RENDER_USER_VOLUME_NEXT�DFU23_MR_PLAT_MUT#SDCA_FU23_MAIN_RENDER_PLATFORM_MUTE�8FU23_MR_GAINSDCA_FU23_MAIN_RENDER_GAIN�<FU26_ULTRAS_MUTESDCA_FU26_ULTRASONIC_MUTE�<FU26_ULTRAS_GAINSDCA_FU26_ULTRASONIC_GAIN�%HPPU21_MA_PO_NU_C&SDCA_PPU21_MAIN_POSTURE_NUMBER_CURRENT&DPPU21_MA_PO_NU_N#SDCA_PPU21_MAIN_POSTURE_NUMBER_NEXT�5<SAPU29_PROT_MODESDCA_SAPU29_PROTECTION_MODE6@SAPU29_PROTEC_STSDCA_SAPU29_PROTECTION_STATUS><XU22_MR_BYPASSSDCA_XU22_MAIN_RENDER_BYPASS�C4XU22_FDL_STATUSSDCA_XU22_FDL_STATUS�D8XU22_FDL_SET_INDSDCA_XU22_FDL_SET_INDEX�E<XU22_FDL_HOS_REQSDCA_XU22_FDL_HOST_REQUEST�F@XU24_SPK_SNS_BYPSDCA_XU24_SPEAKER_SENSE_BYPASS�H@CS21_MR_SFI'SDCA_CS21_MAIN_RENDER_SAMPLE_FREQ_INDEX�J@CS24_SNS_SFI!SDCA_CS24_SENSE_SAMPLE_FREQ_INDEX�LDCS25_REF_SFI%SDCA_CS25_REFERENCE_SAMPLE_FREQ_INDEX�NHCS26_ULTRASO_SFI&SDCA_CS26_ULTRASONIC_SAMPLE_FREQ_INDEX�O@PDE22_MR_REQ_PS#SDCA_PDE22_MAIN_RENDER_REQUESTED_PS�P@PDE22_MR_ACT_PS SDCA_PDE22_MAIN_RENDER_ACTUAL_PS�Q@PDE24_SNS_REQ_PSSDCA_PDE24_SENSE_REQUESTED_PS�R<PDE24_SNS_ACT_PSSDCA_PDE24_SENSE_ACTUAL_PS�SDPDE23_TRD_REQ_PS"SDCA_PDE23_TRANSDUCER_REQUESTED_PS�T@PDE23_TRD_ACT_PSSDCA_PDE23_TRANSDUCER_ACTUAL_PS�W8TG23_TONE_DIVIDESDCA_TG23_TONE_DIVIDER�@XU22_FDL_MES_OFFSDCA_XU22_FDL_MESSAGE_OFFSET��@XU22_FDL_MES_LENSDCA_XU22_FDL_MESSAGE_LENGTH��@!�	PPU(
PPU_ENABLEPPU_PPU_ENABLE��#�	EVENT_LOGGER<EVLOG_HEADEREVENT_LOGGER_EVENT_LOG_HEADER�0EVLOG_ENEVENT_LOGGER_ENABLED�8
BUFFER_STATUSEVENT_LOGGER_BUFFER_STATUS�@EVLOG_ST_OFF EVENT_LOGGER_START_STREAM_OFFSET�	8WAS_DISABLEDEVENT_LOGGER_WAS_DISABLED�
<EVLOG_TS_SHIFTEVENT_LOGGER_TIMESTAMP_SHIFT��X*�		ASP_MIXER8ASP_MIX_ENABLEASP_MIXER_ASP_MIX_ENABLE��+�	AUDIO_WAVETABLE�,�	BOOSTEMPHbt_en2BOOSTEMP_BOOSTEMP_CTRL_STRUCT_FIRMWARE_BOOSTEMP_EN�48bt_rspk"BOOSTEMP_BOOSTEMP_CTRL_STRUCT_RSPK�5Hbt_temp_est,BOOSTEMP_BOOSTEMP_CTRL_STRUCT_BOOST_TEMP_EST��\B	SHORT_DETECT8SHORT_DETECTEDSHORT_DETECT_SHORT_DETECTED���	
EVENT_HANDLER��	GPIO�-�	AUTO_CALIBRATION	�
AC_SGS_THRESHsAUTO_CALIBRATION_PICL_RESISTANCE_CALIBRATION_RX_CMPST_0_Z_MEASURE_PILOT_TONE_CMPST_0_SINEGENERATORSENSE_0_THRESHOLD�TAC_R1<AUTO_CALIBRATION_AUTO_CALIBRATION_TX_CMPST_0_R_CALIB_0_R_REF�`AC_R1_DELTA_MAXBAUTO_CALIBRATION_AUTO_CALIBRATION_TX_CMPST_0_R_CALIB_0_R_DELTA_MAX�TAC_R2<AUTO_CALIBRATION_AUTO_CALIBRATION_TX_CMPST_0_R_CALIB_1_R_REF�`AC_R2_DELTA_MAXBAUTO_CALIBRATION_AUTO_CALIBRATION_TX_CMPST_0_R_CALIB_1_R_DELTA_MAX��AC_AIIR_VAL_THRcAUTO_CALIBRATION_AUTO_CALIBRATION_TX_CMPST_0_ADAPTIVE_IIR_ORD1_CMPST_0_ADAPTIVE_IIR_ORD1_0_VALIDTHR�TAC_A0<AUTO_CALIBRATION_AUTO_CALIBRATION_TX_CMPST_0_R_CALIB_2_R_REF�`AC_A0_DELTA_MAXBAUTO_CALIBRATION_AUTO_CALIBRATION_TX_CMPST_0_R_CALIB_2_R_DELTA_MAX�TAC_RDC<AUTO_CALIBRATION_AUTO_CALIBRATION_TX_CMPST_0_R_CALIB_3_R_REF�dAC_RDC_DELTA_MAXBAUTO_CALIBRATION_AUTO_CALIBRATION_TX_CMPST_0_R_CALIB_3_R_DELTA_MAX�\AC_VI_SF_RATIO=AUTO_CALIBRATION_REDC_CORRECTION_0_VIMON_SCALING_FACTOR_RATIO�X.�	ANALOG_CLIP_DETECT0ENABLEANALOG_CLIP_DETECT_ENABLE��1�	
TWEETER_XOVER�80�	TWEETER_LIMITER\TLI_DRC_LD_OP_LV:TWEETER_LIMITER_DRC_1_STRUCT_DRC_LEVEL_DETECT_OUTPUT_LEVEL�!LTLI_DRC_OP_LVL-TWEETER_LIMITER_DRC_1_STRUCT_DRC_OUTPUT_LEVEL�&\
TLI_ENABLEBTWEETER_LIMITER_TWEETER_LIMITER_CTRL_STRUCT_TWEETER_LIMITER_ENABLE��5�	TWEETER_ENHANCE�<7�	SWDEH(SWDE_ENSWDE_SWDE_ENABLE,
SWDE_SW_ENSWDE_SWDE_SW_ENABLE,
SWDE_DE_ENSWDE_SWDE_DE_ENABLE8SWDE_SW_M_F1_B0SWDE_ST_WIDE_MID_FILT_1_B08SWDE_SW_M_F1_B1SWDE_ST_WIDE_MID_FILT_1_B18SWDE_SW_M_F1_B2SWDE_ST_WIDE_MID_FILT_1_B2<SWDE_SW_M_F1_MA1SWDE_ST_WIDE_MID_FILT_1_MA1<SWDE_SW_M_F1_MA2SWDE_ST_WIDE_MID_FILT_1_MA28SWDE_SW_M_F2_B0SWDE_ST_WIDE_MID_FILT_2_B0	8SWDE_SW_M_F2_B1SWDE_ST_WIDE_MID_FILT_2_B1
8SWDE_SW_M_F2_B2SWDE_ST_WIDE_MID_FILT_2_B2<SWDE_SW_M_F2_MA1SWDE_ST_WIDE_MID_FILT_2_MA1<SWDE_SW_M_F2_MA2SWDE_ST_WIDE_MID_FILT_2_MA2
8SWDE_SW_M_F3_B0SWDE_ST_WIDE_MID_FILT_3_B08SWDE_SW_M_F3_B1SWDE_ST_WIDE_MID_FILT_3_B18SWDE_SW_M_F3_B2SWDE_ST_WIDE_MID_FILT_3_B2<SWDE_SW_M_F3_MA1SWDE_ST_WIDE_MID_FILT_3_MA1<SWDE_SW_M_F3_MA2SWDE_ST_WIDE_MID_FILT_3_MA28SWDE_SW_S_F1_B0SWDE_ST_WIDE_SIDE_FILT_1_B08SWDE_SW_S_F1_B1SWDE_ST_WIDE_SIDE_FILT_1_B18SWDE_SW_S_F1_B2SWDE_ST_WIDE_SIDE_FILT_1_B2@SWDE_SW_S_F1_MA1SWDE_ST_WIDE_SIDE_FILT_1_MA1@SWDE_SW_S_F1_MA2SWDE_ST_WIDE_SIDE_FILT_1_MA28SWDE_SW_S_F2_B0SWDE_ST_WIDE_SIDE_FILT_2_B08SWDE_SW_S_F2_B1SWDE_ST_WIDE_SIDE_FILT_2_B18SWDE_SW_S_F2_B2SWDE_ST_WIDE_SIDE_FILT_2_B2@SWDE_SW_S_F2_MA1SWDE_ST_WIDE_SIDE_FILT_2_MA1@SWDE_SW_S_F2_MA2SWDE_ST_WIDE_SIDE_FILT_2_MA28SWDE_SW_S_F3_B0SWDE_ST_WIDE_SIDE_FILT_3_B08SWDE_SW_S_F3_B1SWDE_ST_WIDE_SIDE_FILT_3_B18SWDE_SW_S_F3_B2SWDE_ST_WIDE_SIDE_FILT_3_B2@SWDE_SW_S_F3_MA1SWDE_ST_WIDE_SIDE_FILT_3_MA1 @SWDE_SW_S_F3_MA2SWDE_ST_WIDE_SIDE_FILT_3_MA2!4SWDE_SW_M_SCALESWDE_ST_WIDE_MID_SCALE"4SWDE_SW_M_SHIFTSWDE_ST_WIDE_MID_SHIFT#4SWDE_SW_S_SCALESWDE_ST_WIDE_SIDE_SCALE$4SWDE_SW_S_SHIFTSWDE_ST_WIDE_SIDE_SHIFT%8SWDE_DE_M_F1_B0SWDE_D_ENH_MID_FILT_1_B0&8SWDE_DE_M_F1_B1SWDE_D_ENH_MID_FILT_1_B1'8SWDE_DE_M_F1_B2SWDE_D_ENH_MID_FILT_1_B2(<SWDE_DE_M_F1_MA1SWDE_D_ENH_MID_FILT_1_MA1)<SWDE_DE_M_F1_MA2SWDE_D_ENH_MID_FILT_1_MA2*8SWDE_DE_M_F2_B0SWDE_D_ENH_MID_FILT_2_B0+8SWDE_DE_M_F2_B1SWDE_D_ENH_MID_FILT_2_B1,8SWDE_DE_M_F2_B2SWDE_D_ENH_MID_FILT_2_B2-<SWDE_DE_M_F2_MA1SWDE_D_ENH_MID_FILT_2_MA1.<SWDE_DE_M_F2_MA2SWDE_D_ENH_MID_FILT_2_MA2/8SWDE_DE_M_F3_B0SWDE_D_ENH_MID_FILT_3_B008SWDE_DE_M_F3_B1SWDE_D_ENH_MID_FILT_3_B118SWDE_DE_M_F3_B2SWDE_D_ENH_MID_FILT_3_B22<SWDE_DE_M_F3_MA1SWDE_D_ENH_MID_FILT_3_MA13<SWDE_DE_M_F3_MA2SWDE_D_ENH_MID_FILT_3_MA248SWDE_DE_S_F1_B0SWDE_D_ENH_SIDE_FILT_1_B058SWDE_DE_S_F1_B1SWDE_D_ENH_SIDE_FILT_1_B168SWDE_DE_S_F1_B2SWDE_D_ENH_SIDE_FILT_1_B27<SWDE_DE_S_F1_MA1SWDE_D_ENH_SIDE_FILT_1_MA18<SWDE_DE_S_F1_MA2SWDE_D_ENH_SIDE_FILT_1_MA298SWDE_DE_S_F2_B0SWDE_D_ENH_SIDE_FILT_2_B0:8SWDE_DE_S_F2_B1SWDE_D_ENH_SIDE_FILT_2_B1;8SWDE_DE_S_F2_B2SWDE_D_ENH_SIDE_FILT_2_B2<<SWDE_DE_S_F2_MA1SWDE_D_ENH_SIDE_FILT_2_MA1=<SWDE_DE_S_F2_MA2SWDE_D_ENH_SIDE_FILT_2_MA2>8SWDE_DE_S_F3_B0SWDE_D_ENH_SIDE_FILT_3_B0?8SWDE_DE_S_F3_B1SWDE_D_ENH_SIDE_FILT_3_B1@8SWDE_DE_S_F3_B2SWDE_D_ENH_SIDE_FILT_3_B2A<SWDE_DE_S_v3_MA1SWDE_D_ENH_SIDE_FILT_3_MA1B<SWDE_DE_S_F3_MA2SWDE_D_ENH_SIDE_FILT_3_MA2C4SWDE_DE_M_SCALESWDE_D_ENH_MID_SCALED4SWDE_DE_M_SHIFTSWDE_D_ENH_MID_SHIFTE4SWDE_DE_S_SCALESWDE_D_ENH_SIDE_SCALEF4SWDE_DE_S_SHIFTSWDE_D_ENH_SIDE_SHIFTI0SWDE_XFADE_BALSWDE_SWDE_BALANCE�4�		BOOT_BEEP<BOOT_BEEP_ENABLEBOOT_BEEP_BOOT_BEEP_ENABLE�4
DSP_BEEP_FREQBOOT_BEEP_DSP_BEEP_FREQ�8DSP_BEEP_LEVELBOOT_BEEP_DSP_BEEP_LEVEL�8bb_dsp_beep_durBOOT_BEEP_DSP_BEEP_DURATION�4
GPI_BEEP_FREQBOOT_BEEP_GPI_BEEP_FREQ�8GPI_BEEP_LEVELBOOT_BEEP_GPI_BEEP_LEVEL�8bb_gpi_beep_durBOOT_BEEP_GPI_BEEP_DURATION�4BEEP_PENDINGBOOT_BEEP_BEEP_PENDING��h8�	PEQ20_1LPEQ20_1_ENABLE,PEQ20_1_PEQ20_PEQ20_CTRL_STRUCT_PEQ20_ENABLE��h9�	PEQ20_2LPEQ20_2_ENABLE,PEQ20_2_PEQ20_PEQ20_CTRL_STRUCT_PEQ20_ENABLE��/�	SHARED_PATCHING_STRUCTUREPSPTCH_MD_SLW_FRM-SHARED_PATCHING_STRUCTURE_MBDRC_SLEW_N_FRAMES